45531 Northport Loop W, Fremont, CA 94538 5106238868
David D. Tsang
Northcoast Group, LLC Investment Holding Company
2 Embarcadero Ctr, San Francisco, CA 94111 25558 Crestfield Dr, Hayward, CA 94552
David D. Tsang CTO
Acorn Campus Fund 1, LLC Loan Broker · Venture Capital Investment · Accountant · Mortgage and Nonmortgage Loan Brokers
1237 E Arques Ave, Sunnyvale, CA 94085 3 Results Way, Cupertino, CA 95014 3235 Kifer Rd, Santa Clara, CA 95051 4087778090, 4087778091
David Tsang Owner
Kyt Corp Nonclassifiable Establishments
1475 Huntington Ave, South San Francisco, CA 94080 6508738337
Us Patents
Method And Apparatus For Facilitating Communication Between Programmable Logic Circuit And Application Specific Integrated Circuit With Clock Adjustment
Agate Logic Inc. - Sunnyvale CA, US David Tsang - Los Altos CA, US Chao-Chiang Chen - Cupertino CA, US
Assignee:
Agate Logic Inc. - Sunnyvale CA
International Classification:
H03K 19/0175 H03K 3/02
US Classification:
326 40, 326 39, 327298
Abstract:
A logic processing device, containing an application specific integrated circuit (“ASIC”) and field programmable gate array (“FPGA”), capable of automatically interfacing between ASIC and FPGA is disclosed. The logic processing device, in one aspect, includes a phase adjustment circuit, ASIC, and configurable logic circuit (“CLC”) wherein the CLC can be an FPGA. While ASIC is able to perform a specific function in accordance with an ASIC clock domain, the CLC is capable of performing a programmable logic function in accordance with an FPGA clock domain. The phase adjustment circuit is used to automatically facilitate a communication between the ASIC and the CLC in accordance with the ASIC clock domain and the FPGA clock domain.
Method And Apparatus For Facilitating Communication Between Programmable Logic Circuit And Application Specific Integrated Circuit With Clock Adjustment
Kai Keung Chan - Fremont CA, US David Tsang - Los Altos CA, US Chao-Chiang Chen - Cupertino CA, US
Assignee:
Agate Logic Inc. - Santa Clara CA
International Classification:
H03K 19/0175 H03K 19/02 H03K 19/177
Abstract:
A logic processing device, containing an application specific integrated circuit (“ASIC”) and field programmable gate array (“FPGA”), capable of automatically interfacing between ASIC and FPGA is disclosed. The logic processing device, in one aspect, includes a phase adjustment circuit, ASIC, and configurable logic circuit (“CLC”) wherein the CLC can be an FPGA. While ASIC is able to perform a specific function in accordance with an ASIC clock domain, the CLC is capable of performing a programmable logic function in accordance with an FPGA clock domain. The phase adjustment circuit is used to automatically facilitate a communication between the ASIC and the CLC in accordance with the ASIC clock domain and the FPGA clock domain.
- San Francisco CA, US Vijayasarathy Chakravarthy - Mountain View CA, US David Tsang - San Francisco CA, US
Assignee:
SALESFORCE.COM, INC. - San Francisco CA
International Classification:
G06F 17/30 G06F 17/22 G06F 3/0484
Abstract:
The technology disclosed relates to a platform for ultra-fast, ad-hoc data exploration and faceted navigation on integrated, heterogeneous data sets. The disclosed apparatus and methods for deep linking and state preservation via a URL make it possible to share live data as rendered on a live dashboard, without saving a new state on a server every time data and dashboard elements are updated.
Googleplus
David Tsang
Work:
UL - Engineer
Education:
Open University of Hong Kong - Degree in Electronic
StaffordshireMD at Thoughtpoint Limited I have worked in and around the IT industry since the early 80's. I help IT companies grow their sales by focusing and targetting their sales and marketing... I have worked in and around the IT industry since the early 80's. I help IT companies grow their sales by focusing and targetting their sales and marketing teams.