Gerald A Rogers

age ~56

from Chandler, AZ

Also known as:
  • Gerald Alan Rogers

Gerald Rogers Phones & Addresses

  • Chandler, AZ
  • Osawatomie, KS
  • Queen Creek, AZ
  • Pittsboro, NC
  • Morrisville, NC
  • Overland Park, KS
  • Kansas City, MO
  • Chapel Hill, NC

Work

  • Company:
    State of maine
    Apr 1988
  • Position:
    Clerk typist iii

Education

  • School / High School:
    University of Phoenix- Phoenix, AZ
    Apr 2010

Isbn (Books And Publications)

Jimmy McRay Was Different

view source

Author
Gerald Rogers

ISBN #
0898684838

Matrix Derivatives

view source

Author
Gerald Stanley Rogers

ISBN #
0824711769

Matrix Derivatives

view source

Author
Gerald Stanley Rogers

ISBN #
0824772296

Resumes

Gerald Rogers Photo 1

Gerald A Rogers

view source
Location:
2873 east Indian Wells Pl, Chandler, AZ 85249
Industry:
Wireless
Skills:
C
Interests:
Career
Kids
Exercise
Electronics
Traveling
International Traavel
Reading
Dogs
Travel
Languages:
English
Gerald Rogers Photo 2

Gerald Rogers

view source
Gerald Rogers Photo 3

Gerald Rogers

view source
Gerald Rogers Photo 4

Gerald Rogers

view source
Gerald Rogers Photo 5

Gerald Rogers

view source
Gerald Rogers Photo 6

Gerald Rogers

view source
Gerald Rogers Photo 7

Gerald Rogers

view source
Gerald Rogers Photo 8

Gerald Rogers

view source
Location:
United States
Name / Title
Company / Classification
Phones & Addresses
Gerald Rogers
Principle
The Jon Emari Clothing Co
Communications Equipment
1108 N. Buchanan Blvd, Durham, NC 27701
Gerald Randy Rogers
LOUISIANA ASSOCIATION OF DENTURISTS, INC

Us Patents

  • Multi-Core Integrated Circuit Configurable To Provide Multiple Logical Domains

    view source
  • US Patent:
    20140075082, Mar 13, 2014
  • Filed:
    Sep 13, 2012
  • Appl. No.:
    13/615442
  • Inventors:
    James A. Coleman - Mesa AZ, US
    Durgesh Srivastava - Santa Clara CA, US
    Gerald Rogers - Chandler AZ, US
    Scott M. Oehrlein - Chandler AZ, US
  • International Classification:
    G06F 13/20
  • US Classification:
    710316
  • Abstract:
    Apparatuses, methods and storage media associated with integrated circuits (IC) or system-on-chips (SOC) are disclosed herein. In embodiments, a multi-core IC may include a number of central processing units (CPUs), and a number of input/output (I/O) resources. The IC may further include a switch fabric configured to couple the CPUs with the I/O resources, and a register to be selectively configured to exclusively couple one of the CPUs with one of the I/O resources to form a logical domain that computationally isolates the one CPU and the one I/O resource from other CPUs and other I/O. Other embodiments may be described and claimed.
  • Technologies For Application-Specific Network Acceleration With Unified Coherency Domain

    view source
  • US Patent:
    20220197685, Jun 23, 2022
  • Filed:
    Aug 3, 2021
  • Appl. No.:
    17/392861
  • Inventors:
    - Santa Clara CA, US
    Gerald Rogers - Chandler AZ, US
    Shih-Wei Roger Chien - Shanghai, CN
    Namakkal Venkatesan - Portland OR, US
    Rajesh Gadiyar - Chandler AZ, US
  • International Classification:
    G06F 9/455
    G06F 13/16
    G06F 13/40
    G06F 13/42
    G06F 12/0815
    G06F 12/0875
    G06F 12/0811
    G06F 9/50
    G06F 9/38
  • Abstract:
    Technologies for application-specific network acceleration include a computing device including a processor and an accelerator device such as a field-programmable gate array (FPGA). The processor and the accelerator device are coupled via a coherent interconnect and may be included in a multi-chip package. The computing device binds a virtual machine executed by the processor with an application function unit of the accelerator device via the coherent interconnect. The computing device processes network application data with the virtual machine and the application function unit within a coherency domain maintained with the coherent interconnect. Processing the network data may include processing a packet of a network flow by the virtual machine and processing subsequent packets of the network flow by the application function unit. Other embodiments are described and claimed.
  • Hardware Assisted Virtual Switch

    view source
  • US Patent:
    20230115114, Apr 13, 2023
  • Filed:
    Dec 9, 2022
  • Appl. No.:
    18/078382
  • Inventors:
    - Santa Clara CA, US
    Cunming Liang - Shanghai, CN
    Jian Wang - Shanghai, CN
    Martin Roberts - High Wycombe, GB
    Shih-Wei Chien - Taiwan, CN
    Gerald Alan Rogers - Chandler AZ, US
  • Assignee:
    Intel Corporation - Santa Clara CA
  • International Classification:
    H04L 49/00
    G06F 12/0868
    G06F 12/10
    G06F 12/12
    H04L 49/90
  • Abstract:
    There is disclosed an example of a computing apparatus for providing a hardware-assisted virtual switch on a host, including: a hardware virtual switch (vSwitch) circuit; and a hardware virtual host (vHost) circuit, the vHost circuit having an interface driver specific to the hardware vSwitch and configured to provide a vHost data plane to: provide a plurality of hardware queues to communicatively couple the hardware vSwitch to a guest virtual function (VF); and present to a virtual network driver of the guest VF an interface that is backward compatible with a software network interface.
  • Interactive Environments Using Visual Computing And Immersive Reality

    view source
  • US Patent:
    20210272467, Sep 2, 2021
  • Filed:
    Sep 28, 2018
  • Appl. No.:
    17/256105
  • Inventors:
    - Santa Clara CA, US
    Addicam V. Sanjay - Gilbert AZ, US
    Karthik Veeramani - Hillsboro OR, US
    Gabriel L. Silva - Phoenix AZ, US
    Marcos P. Da Silva - Chandler AZ, US
    Jose A. Avalos - Chandler AZ, US
    Stephen T. Palermo - Paradise Valley AZ, US
    Glen J. Anderson - Beaverton OR, US
    Meng Shi - Hillsboro OR, US
    Benjamin W. Bair - Hillsboro OR, US
    Pete A. Denman - Portland OR, US
    Reese L. Bowes - Hillsboro AZ, US
    Rebecca A. Chierichetti - Hillsboro OR, US
    Ankur Agrawal - Jaipur, IN
    Gerald A. Rogers - Chandler AZ, US
    Shih-Wei Roger Chien - Kaohsiung City, TW
    Lenitra M. Durham - Beaverton OR, US
    Giuseppe Raffa - Portland OR, US
    Irene Liew - Portland OR, US
    Edwin Verplanke - Queen Creek AZ, US
  • International Classification:
    G09B 5/06
    G06T 19/00
    G06F 9/38
    G06F 9/455
  • Abstract:
    In one embodiment, an apparatus comprises a memory and a processor. The memory is to store sensor data, wherein the sensor data is captured by a plurality of sensors within an educational environment. The processor is to: access the sensor data captured by the plurality of sensors; identify a student within the educational environment based on the sensor data; detect a plurality of events associated with the student based on the sensor data, wherein each event is indicative of an attention level of the student within the educational environment; generate a report based on the plurality of events associated with the student; and send the report to a third party associated with the student.
  • Hardware Assisted Virtual Switch

    view source
  • US Patent:
    20200403940, Dec 24, 2020
  • Filed:
    Oct 24, 2017
  • Appl. No.:
    16/643626
  • Inventors:
    - Santa Clara CA, US
    Cunming LIANG - Shanghai, CN
    Jian WANG - Shanghai, CN
    Martin ROBERTS - Wargrave, GB
    Shih-Wei CHIEN - Kaohsiung City, CN
    Gerald Alan ROGERS - Chandler AZ, US
  • Assignee:
    Intel Corporation - Santa Clara CA
  • International Classification:
    H04L 12/931
    H04L 12/861
    G06F 12/0868
    G06F 12/10
    G06F 12/12
  • Abstract:
    There is disclosed an example of a computing apparatus for providing a hardware-assisted virtual switch on a host, including: a hardware virtual switch (vSwitch) circuit; and a hardware virtual host (vHost) circuit, the vHost circuit having an interface driver specific to the hardware vSwitch and configured to provide a vHost data plane to: provide a plurality of hardware queues to communicatively couple the hardware vSwitch to a guest virtual function (VF); and present to a virtual network driver of the guest VF an interface that is backward compatible with a software network interface.
  • Technologies For Application-Specific Network Acceleration With Unified Coherency Domain

    view source
  • US Patent:
    20190042292, Feb 7, 2019
  • Filed:
    Feb 25, 2018
  • Appl. No.:
    15/904371
  • Inventors:
    - Sant Clara CA, US
    Gerald Rogers - Chandler AZ, US
    Shih-Wei Roger Chien - Shanghai, CN
    Namakkal Venkatesan - Portland OR, US
    Rajesh Gadiyar - Chandler AZ, US
  • International Classification:
    G06F 9/455
    G06F 13/40
  • Abstract:
    Technologies for application-specific network acceleration include a computing device including a processor and an accelerator device such as a field-programmable gate array (FPGA). The processor and the accelerator device are coupled via a coherent interconnect and may be included in a multi-chip package. The computing device binds a virtual machine executed by the processor with an application function unit of the accelerator device via the coherent interconnect. The computing device processes network application data with the virtual machine and the application function unit within a coherency domain maintained with the coherent interconnect. Processing the network data may include processing a packet of a network flow by the virtual machine and processing subsequent packets of the network flow by the application function unit. Other embodiments are described and claimed.
  • Accelerator Interconnect Assignments For Virtual Environments

    view source
  • US Patent:
    20190034363, Jan 31, 2019
  • Filed:
    Dec 22, 2017
  • Appl. No.:
    15/853670
  • Inventors:
    - Santa Clara CA, US
    Gerald Rogers - Chandler AZ, US
    Shih-Wei Chien - Shanghai, CN
    Namakkal Venkatesan - Portland OR, US
  • International Classification:
    G06F 13/16
    G06F 9/455
    G06F 13/40
    G06F 13/42
    G06F 12/0811
    G06F 12/0815
    G06F 12/0875
  • Abstract:
    A computer system may comprise a multi-chip package (MCP), which includes multi-core processor circuitry and hardware accelerator circuitry. The multi-core processor circuitry may comprise a plurality of processing cores, and the hardware accelerator circuitry may be coupled with the multi-core processor circuitry via one or more coherent interconnects and one or more non-coherent interconnects. A coherency domain of the MCP may be extended to encompass the hardware accelerator circuitry, or portions thereof An interconnect selection module may select an individual coherent interconnect or an individual non-coherent interconnect based on application requirements of an application to be executed and a workload characteristic policy. Other embodiments are described and/or claimed.

Lawyers & Attorneys

Gerald Rogers Photo 9

Gerald Rogers - Lawyer

view source
ISLN:
920075379
Admitted:
2007

Facebook

Gerald Rogers Photo 10

Gerald Rogers

view source
Gerald Rogers Photo 11

Gerald Rogers Sr

view source
Gerald Rogers Photo 12

Gerald Rogers

view source
Gerald Rogers Photo 13

Gerald Rogers

view source
Gerald Rogers Photo 14

Gerald Thomas Rogers

view source
Gerald Rogers Photo 15

Gerald Rogers Okello

view source
Gerald Rogers Photo 16

Gerald Rogers II

view source
Gerald Rogers Photo 17

Gerald B Rogers

view source

Myspace

Gerald Rogers Photo 18

GErald ROgers

view source
Locality:
JACKSONVILLE, FLORIDA
Gender:
Male
Birthday:
1949
Gerald Rogers Photo 19

Gerald Rogers

view source
Locality:
renton
Gender:
Male
Birthday:
1942

Googleplus

Gerald Rogers Photo 20

Gerald Rogers

Lived:
Durham, NC
Work:
Duke Energy - Sr. Storage Engineer
Education:
North Carolina State University
Gerald Rogers Photo 21

Gerald Rogers

Work:
Live Big - Chief Visionary
Gerald Rogers Photo 22

Gerald Rogers

Gerald Rogers Photo 23

Gerald Rogers

Gerald Rogers Photo 24

Gerald Rogers

Gerald Rogers Photo 25

Gerald Rogers

Tagline:
One sexy computer nerd!!!
Gerald Rogers Photo 26

Gerald Rogers

Gerald Rogers Photo 27

Gerald Rogers

Flickr

Youtube

Gerald Rogers Power of the Mind Hypnosis Show...

A special Hypnosis show with a group of people at Legendary Seminar. T...

  • Duration:
    1h 43m 8s

Gerald Rogers's 40th Birthday Hypnosis Show P...

  • Duration:
    33m 38s

Adrian Rogers: What Child is This?

Our eternal destiny hangs on one question: What Child is thiswho is Je...

  • Duration:
    44m 46s

Too Esquinca 20 consejos para salvar tu rela...

  • Duration:
    5m 26s

New Years Breakthrough Hypnosis Show

  • Duration:
    1h 56m 36s

Gerald Rogers .com

Gerald Rogers is an elite entrepreneurial coach who assists people in ...

  • Duration:
    3m 50s

Classmates

Gerald Rogers Photo 36

Gerald Rogers

view source
Schools:
Mart High School Mart TX 1976-1978
Community:
Helen Mitchell
Gerald Rogers Photo 37

Gerald Rogers

view source
Schools:
stephen decactur high school Decatur IL 1955-1959
Community:
Micah Newcomb, Robin Snelson, Barbara Bird, Edward Melton, Dianne Matteson
Gerald Rogers Photo 38

Gerald Rogers

view source
Schools:
Easton High School Easton WA 1998-2002
Community:
Craig Hansen, Dennis Nelson, Michele Jereaux-Hayes, Michelle Gamet, Linda Graham, Richard Barzelogna
Gerald Rogers Photo 39

Gerald Rogers

view source
Schools:
Texas College Of Mines And Metallurgy El Paso TX 1948-1952
Community:
Rosendo Gutierrez, Carl Norberg, Jerome Collison, Ledford Beard, Henry Stearns, Frank Shioji
Gerald Rogers Photo 40

Gerald Rogers

view source
Schools:
Loyola Blakefield Jesuit School Towson MD 1964-1968
Community:
Greg Digiorgio, Thomas Wunderer, Thomas Suter
Gerald Rogers Photo 41

Gerald Rogers

view source
Schools:
Vega High School Vega TX 1943-1947
Gerald Rogers Photo 42

Gerald Rogers

view source
Schools:
Lake County High School Tiptonville TN 1968-1972
Community:
Jerry Peters
Gerald Rogers Photo 43

Gerald Rogers

view source
Schools:
Pearce Regional High School Saltpond Peru 1967-1971
Community:
Andrea Edwards

Get Report for Gerald A Rogers from Chandler, AZ, age ~56
Control profile