President at Urban Planning Coalition, Strategic Planning Intern at City of Oakland, Research Assistant at SPUR, Design and Mapping Consultant at Committee for Green Foothills
Location:
San Jose, California
Industry:
Architecture & Planning
Work:
Urban Planning Coalition - San Jose, CA since Sep 2011
President
City of Oakland - Oakland, CA since Sep 2012
Strategic Planning Intern
SPUR - San Jose, CA since Sep 2012
Research Assistant
Committee for Green Foothills - Palo Alto, CA since Oct 2011
Design and Mapping Consultant
San Francisco Estuary Partnership - Oakland, CA Jun 2012 - Aug 2012
Watershed Inventory Project Intern
Education:
San Jose State University 2011 - 2013
MUP, Urban Planning
University of California, Irvine 2004 - 2009
Bachelor of Arts, Business Economics, Sociology
Skills:
ArcGIS Public Speaking Social Media Volunteer Management Microsoft Excel Research Blogging Community Development Urban Design Urban Planning Photography Drawing Sustainability Transportation Planning Writing Leadership Public Policy Economic Development Adobe Creative Suite Comprehensive Planning Student Engagement SketchUp Project Management
Honor & Awards:
Phi Kappa Phi Honor Society
California Planning Foundation Scholarship
College of Social Sciences Scholarship
Graduate Equity Fellowship
General Endowment Scholarship
San Jose State University
A.s Computer Service Center Technician
Lewis-Clark State College May 2009 - May 2010
Computer Laboratory Tutor and Administrator
Guangxi University Sep 2004 - Oct 2006
Technical Assistant
Education:
San Jose State University 2010 - 2013
Master of Science, Masters, Computer Engineering
Lewis - Clark State College 2006 - 2010
Bachelors, Bachelor of Science, Computer Science, Information Systems
Skills:
Computer Program Computer Information Systems Computer Hardware Computer Engineering Tcp/Ip Operating Systems Network Administration Routers Network Security Servers
Nvidia
Board Program Manager
Iota Design Mar 2005 - Apr 2007
Senior Product Designer and Design Manager
Sasaki Design Sep 2002 - Feb 2006
Industrial Designer
Generator Hostels Jan 2005 - Jan 2006
Freelance Designer
Bmw Group Designworksusa Sep 2004 - Mar 2005
Contract Designer
Education:
Academy of Art University 2002 - 2004
Master of Fine Arts, Masters, Fine Arts, Design, Industrial Design
San Jose State University 1994 - 1999
Bachelors, Bachelor of Science, Industrial Design
Skills:
Product Design Sketching Design Thinking Illustrator Industrial Design Graphics Rendering Graphic Design Photoshop Packaging Design Strategy Art Direction Concept Design Interaction Design Layout Product Development Adobe Illustrator Concept Art Concept Development Rapid Prototyping Adobe Creative Suite
Interests:
Economic Empowerment Civil Rights and Social Action Environment Science and Technology Disaster and Humanitarian Relief Human Rights Arts and Culture
Languages:
English Mandarin
Certifications:
Breakthrough Project Management Storytelling For Designers Ux Design: 1 Overview Effective Training Associates
Guadalupe River Park Conservancy
Executive Director
San Jose Downtown Association Oct 2014 - May 2019
Street Life Project Manager at San Jose Downtown Association
San Jose State University Oct 2014 - May 2019
Lecturer - Urbp 295 - Community Planning Capstone Studio
City and County of San Francisco Jun 2013 - Oct 2014
Project Management Assistant
San Jose State University Aug 2013 - Dec 2013
Teaching Assistant - Urbp 232 - Urban Design Studio
Education:
University of California, Berkeley 2013 - 2017
San Jose State University 2011 - 2013
Masters, Urban Planning
Uc Irvine 2004 - 2009
Bachelors, Bachelor of Arts, Business Economics, Sociology
University of California
Skills:
Urban Planning Community Development Public Speaking Research Urban Design Social Media Community Outreach Transportation Planning Arcgis Sustainability Leadership Microsoft Excel Volunteer Management Adobe Creative Suite Economic Development Project Management Writing Photography Blogging Comprehensive Planning Drawing Sketchup Public Policy Streetscape Landscape Architecture Autocad
Interests:
Social Services Economic Empowerment Civil Rights and Social Action Environment Poverty Alleviation Disaster and Humanitarian Relief Human Rights Arts and Culture
Dr. Su graduated from the Michigan State University College of Osteopathic Medicine in 1997. He works in Salt Lake City, UT and specializes in Pediatric Cardiology. Dr. Su is affiliated with Primary Childrens Hospital.
Jason Tzu-Jung Su - Cupertino CA Howard C. Kirsch - Austin TX Lidong Chen - Sunnyvale CA
Assignee:
Vanguard International Semiconductor-America Vanguard International Semiconductor Corporation - Hsinchu
International Classification:
G06F 1750
US Classification:
703 14, 716 12, 716 4
Abstract:
A switch level simulation system includes a netlister, a cross-coupled device detector, a cross-coupled device transformer and a switch level simulator. The user provides a circuit a design to the netlister, which generates a netlist of the circuit. The cross-coupled device detector searches the netlist to find all of the cross-coupled devices in the circuit design. The cross-coupled device detector also determines whether the cross-coupled device has a ârailâ node directly connected an external voltage source line. The cross-coupled device transformer transforms each cross-coupled device having a rail node into a transformed cross-coupled device by inserting in the netlist a device at the rail node mirroring the enable device. The mirror device allows the transformed cross-coupled device to provide a high impedance state to emulate the meta-stable state of the cross-coupled device during switch level simulation. The switch level simulator then performs simulations using the netlist with the transformed cross-coupled devices.
Jason Y. Su - San Jose CA, US Mark J Johnson - Felton CA, US Don C. Miller - Manteca CA, US Glenn A. Wernig - San Jose CA, US Darren A. Burckhard - San Jose CA, US
Assignee:
NVIDIA Corporation - Santa Clara CA
International Classification:
1606
US Classification:
D16300, D16309
Write-Assist And Power-Down Circuit For Low Power Sram Applications
Jason T. Su - Los Altos CA, US Karthik Swaminathan - San Jose CA, US
Assignee:
Marvell International Ltd. - Hamilton
International Classification:
G11C 11/40
US Classification:
365154, 365226, 365227
Abstract:
Described herein are methods and apparatuses for write-assist voltage generation and power-down voltage scaling for static random access memory (SRAM) cells. According to various embodiments, an SRAM cell may include a local power supply voltage node for receiving a power supply voltage generated by a power supply voltage generator circuit, the generated power supply voltage being substantially equal to or less than a global power supply voltage provided to one or more transistors of the SRAM cell during a write-enable or power-down mode.
A clock gater includes a first logic circuit that receives an enable signal and that includes first and second subcircuits. The clock gater also includes a latch that shares first and second nodes with the first logic circuit and that includes third and fourth subcircuits. The first logic circuit and the latch receive a clock signal that varies between first and second clock states. The first and third subcircuits pull the first and second nodes, respectively, to a common precharge voltage based on the first clock state in order to pass the clock signal. The second and fourth subcircuits pull the first and second nodes, respectively, to complementary voltages based on the second clock state to pass the clock signal. The first node passes the clock signal or gates the clock signal based on the enable signal.
High Boosting-Ratio/Low-Switching-Delay Level Shifter
A circuit receives an input signal characterized by a first pair of rail voltages and generates in response thereto an output signal characterized by a second pair of rail voltages. The circuit comprises first and second transistors coupled in series between a high reference voltage and a low reference voltage. The input signal drives a control lead of the second transistor. The logical inverse of the input signal drives a control lead of a third transistor, which couples a charge source to the control lead of the first transistor in response thereto in order to turn off the first transistor. The charge source can be either a voltage source or a charged capacitive node. Of importance, the third transistor does not have to overcome contention with other transistors to turn off said first transistor.
Sehat Sutardja - Los Altos Hills CA, US Jason T. Su - Los Altos CA, US Hong-Yi Chen - Fremont CA, US Jason Sheu - Cupertino CA, US Jensen Tjeng - San Jose CA, US
Assignee:
Marvell World Trade Ltd. - St. Michael
International Classification:
G11C 8/00
US Classification:
36523006, 365154, 365202, 365203
Abstract:
A processor includes a cache memory. The cache memory includes an array of cells, word lines and bit lines. A control module enables a word line of the word lines to access a first cell in the enabled word line. The control module disables the word line and maintains the word line in a disabled state to access a second cell in the word line.
Write-Assist And Power-Down Circuit For Low Power Sram Applications
Jason T. Su - Los Altos CA, US Karthik Swaminathan - San Jose CA, US
Assignee:
Marvell International Ltd. - Hamilton
International Classification:
G11C 5/14
US Classification:
365226, 365154
Abstract:
Described herein are methods and apparatuses for write-assist voltage generation and power-down voltage scaling for static random access memory (SRAM) cells. According to various embodiments, an SRAM cell may include a local power supply voltage node for receiving a power supply voltage generated by a power supply voltage generator circuit, the generated power supply voltage being substantially equal to or less than a global power supply voltage provided to one or more transistors of the SRAM cell during a write-enable or power-down mode.
An address decoder includes N predecoders that receive and logically combine a clock signal and respective address signals to periodically provide respective addresses and complementary addresses. N is an integer greater than one. A first decoder receives the respective addresses and complementary addresses and generates a decoder output based on the received respective addresses and complementary addresses.
Youtube
MCIA at APhiO Dance Comp
Choreographer Credits: 1. "Intro/I Can Be the One" by Stacie Orrico - ...
Category:
Entertainment
Uploaded:
19 May, 2008
Duration:
7m 45s
Jason Hook
Home Video of jason Hook playing guitar
Category:
Music
Uploaded:
08 Aug, 2006
Duration:
38s
Jason [El Templo de su Boca]
Filamdo en "Diamante" Entre Rios, MotoEcuentro XII donde asistieron 30...
Category:
Music
Uploaded:
27 Feb, 2008
Duration:
5m 1s
LEGO Star Wars: May The 4th Be With You
DOWNLOAD HERE: a2dbf152.youfap.... Amazing video made by LEGO Product...
Category:
Film & Animation
Uploaded:
04 May, 2010
Duration:
2m 13s
Jason Molina Y Su Rompecabezas @ The Salsa He...
Jason Molina, Yahaira Sierra, along with Island Touch Dance Academy's ...
Mahatama Elementary School Public School 23 Jersey City NJ 2003-2007
Community:
Mohammed Mirza, Kyuana Holmes, Hassan Riu
Googleplus
Jason Su
Work:
City of Oakland - Strategic Planning Intern (2012-2013) Greenbelt Alliance - Campaign Intern (2012) Association of Bay Area Governments - SF Estuary Partnership Watershed Intern (2012)
Education:
San Jose State University - Master of Urban Planning, University of California, Irvine - Sociology, Business Economics
About:
Passionate urbanist interested in urban design, international planning, environmental design, technology and social media, and community empowerment. Learn more at my website - City StudiesFollow City...
Tagline:
Urban Planning & Design | Social Media
Bragging Rights:
Passionate urbanist interested in urban design, international planning, environmental design, technology and social media, and community empowerment