Varghese George - Folsom CA, US Mark A. Newman - Folsom CA, US Sanjeev Jahagirdar - Folsom CA, US Inder M. Sodhi - Folsom CA, US Tanjeer R. Khondker - Folsom CA, US Mathew B. Nazareth - El Dorado Hills CA, US John B. Conrad - Folsom CA, US
A method and apparatus automatically transferring to an enhanced low-power state of a processor is disclosed. In one embodiment, either all or a portion of a processor core clock distribution grid may be powered down in these enhanced low-power states. In one embodiment, the processor may operate in a reduced power supply voltage and operate at a reduced frequency during these enhanced low-power states. In one embodiment, a portion of the clock distribution grid may be left on to support snoop operations at a reduced frequency.
Method And Apparatus For A Zero Voltage Processor Sleep State
Sanjeev Jahagirdar - Folsom CA, US George Varghese - Folsom CA, US John B. Conrad - Folsom CA, US Robert Milstrey - Citrus Heights CA, US Stephen A. Fischer - Gold River CA, US Alon Navch - Ramat Hasharon, IL Shai Rotem - Haifa, IL
Assignee:
Intel Corporation - Santa Clara CA
International Classification:
G06F 1/00 G06F 1/26 G06F 15/00 G06F 11/00
US Classification:
713300, 713320, 713324, 712 28, 714 15
Abstract:
Embodiments of the invention relate to a method and apparatus for a zero voltage processor sleep state. A processor may include a dedicated cache memory. A voltage regulator may be coupled to the processor to provide an operating voltage to the processor. During a transition to a zero voltage power management state for the processor, the operational voltage applied to the processor by the voltage regulator may be reduced to approximately zero and the state variables associated with the processor may be saved to the dedicated cache memory.
Method And Apparatus For A Zero Voltage Processor Sleep State
Sanjeev Jahagirdar - Folsom CA, US Varghese George - Folsom CA, US John B. Conrad - Folsom CA, US Robert Milstrey - Citrus Heights CA, US Stephen A. Fischer - Gold River CA, US Alon Naveh - Ramat Hasharon, IL Shai Rotem - Haifa, IL
International Classification:
G06F 1/32
US Classification:
713320
Abstract:
Embodiments of the invention relate to a method and apparatus for a zero voltage processor sleep state. A processor may include a dedicated cache memory. A voltage regulator may be coupled to the processor to provide an operating voltage to the processor. During a transition to a zero voltage power management state for the processor, the operational voltage applied to the processor by the voltage regulator may be reduced to approximately zero and the state variables associated with the processor may be saved to the dedicated cache memory.
Method And Apparatus For A Zero Voltage Processor Sleep State
- Santa Clara CA, US Varghese George - Folsom CA, US John B. Conrad - Folsom CA, US Robert Milstrey - Citrus Heights CA, US Stephen A. Fischer - Gold River CA, US Alon Naveh - Ramat Hasharon, IL Shai Rotem - Haifa, IL
International Classification:
G06F 1/32 G06F 12/08
Abstract:
Embodiments of the invention relate to a method and apparatus for a zero voltage processor sleep state. A processor may include a dedicated cache memory. A voltage regulator may be coupled to the processor to provide an operating voltage to the processor. During a transition to a zero voltage power management state for the processor, the operational voltage applied to the processor by the voltage regulator may be reduced to approximately zero and the state variables associated with the processor may be saved to the dedicated cache memory.
Method And Apparatus For A Zero Voltage Processor Sleep State
- Santa Clara CA, US Varghese George - Folsom CA, US John B. Conrad - Folsom CA, US Robert Milstrey - Citrus Heights CA, US Stephen A. Fischer - Gold River CA, US Alon Naveh - Ramat Hasharon, IL Shai Rotem - Haifa, IL
International Classification:
G06F 1/32 G06F 9/44
Abstract:
Embodiments of the invention relate to a method and apparatus for a zero voltage processor sleep state. A processor may include a dedicated cache memory. A voltage regulator may be coupled to the processor to provide an operating voltage to the processor. During a transition to a zero voltage power management state for the processor, the operational voltage applied to the processor by the voltage regulator may be reduced to approximately zero and the state variables associated with the processor may be saved to the dedicated cache memory.
Method And Apparatus For A Zero Voltage Processor Sleep State
- Santa Clara CA, US Varghese George - Folsom CA, US John Conrad - Folsom CA, US Robert Milstrey - Citrus Heights CA, US Stephen A. Fischer - Gold River CA, US Alon Naveh - Ramat Hasharon, IL Shai Rotem - Haifa, IL
International Classification:
G06F 1/32
Abstract:
Embodiments of the invention relate to a method and apparatus for a zero voltage processor sleep state. A processor may include a dedicated cache memory. A voltage regulator may be coupled to the processor to provide an operating voltage to the processor. During a transition to a zero voltage power management state for the processor, the operational voltage applied to the processor by the voltage regulator may be reduced to approximately zero and the state variables associated with the processor may be saved to the dedicated cache memory.
Method And Apparatus For A Zero Voltage Processor Sleep State
- Santa Clara CA, US Varghese George - Folsom CA, US John Conrad - Folsom CA, US Robert Milstrey - Citrus Heights CA, US Stephen A. Fischer - Gold River CA, US Alon Naveh - Ramat Hasharon, IL Shai Rotem - Haifa, IL
International Classification:
G06F 1/32
Abstract:
Embodiments of the invention relate to a method and apparatus for a zero voltage processor sleep state. A processor may include a dedicated cache memory. A voltage regulator may be coupled to the processor to provide an operating voltage to the processor. During a transition to a zero voltage power management state for the processor, the operational voltage applied to the processor by the voltage regulator may be reduced to approximately zero and the state variables associated with the processor may be saved to the dedicated cache memory.
- Santa Clara CA, US Varghese George - Folsom CA, US John B. Conrad - Folsom CA, US Robert Milstrey - Citrus Heights CA, US Stephen A. Fischer - Gold River CA, US Alon Naveh - Ramat Hasharon, IL Shai Rotem - Haifa, IL
International Classification:
G06F 1/32 G11C 7/10 G06F 12/08 G06F 11/14
US Classification:
714 10, 713323, 711125, 711105, 711130
Abstract:
Embodiments of the invention relate to a method and apparatus for a zero voltage processor sleep state. A processor may include a dedicated cache memory. A voltage regulator may be coupled to the processor to provide an operating voltage to the processor. During a transition to a zero voltage power management state for the processor, the operational voltage applied to the processor by the voltage regulator may be reduced to approximately zero and the state variables associated with the processor may be saved to the dedicated cache memory.
2012 to 2000 Store ManagerTARGET CORPORATION Henderson, NV 2008 to 2012 Executive Team Leader, Human ResourcesUNITED STATES NAVY, Locations Worldwide
2004 to 2008 Assistant Director - Recruit Quality Assurance TeamUNITED STATES NAVY, Locations Worldwide New York, NY 2001 to 2004 District TrainerUNITED STATES NAVY, Locations Worldwide New York, NY 1995 to 2001 ZONE SUPERVISOR
Education:
GRANDND CANYON UNIVERSITY Phoenix, AZ 2012 Masters of Science in Criminal Justice
Jun 2010 to 2000 Instructor, Le Cordon Bleu College of Culinary ArtsAventura Catering, Aramark Sports and Entertainment Phoenix, AZ Feb 2013 to May 2013 Chef de CuisineDining Bank of America Cafe Chandler, AZ Feb 2008 to Apr 2010 Executive ChefRadisson Fort McDowell Resort and Casino Scottsdale, AZ Sep 2005 to Dec 2007 Executive ChefAAA
Mar 2007 to Mar 2007 Executive ChefRoyal Palms Resort and Spa Phoenix, AZ Jan 2005 to Sep 2005 Banquet Sous ChefArizona Kitchen at the Wigwam Resort Litchfield Park, AZ Apr 2002 to Nov 2004 Chef De CuisineT Cooks at the Royal Palms Resort and Spa Phoenix, AZ Jan 2001 to Apr 2002 Lead Line Cook / ButcherSaucier Sacramento, CA Apr 1998 to Jul 1999 Opening Trainer, California Pizza Kitchen, Various CA, and AZ Locations
Dr. Conrad graduated from the University of California, San Diego School of Medicine in 1994. He works in Burbank, CA and specializes in Vascular Surgery. Dr. Conrad is affiliated with Encino Hospital Medical Center, Providence Saint Joseph Medical Center, Providence Tarzana Medical Center and Sherman Oaks Hospital.
Breast Disorders Hemorrhoids Intestinal Obstruction Varicose Veins Abdominal Hernia
Languages:
English Spanish
Description:
Dr. Conrad graduated from the St. George's University School of Medicine, St. George's, Greneda in 2000. He works in Auburn, WA and specializes in General Surgery. Dr. Conrad is affiliated with Multicare Auburn Medical Center, St Francis Hospital and Tacoma General Hospital.
Anesthesiology ConsultantsAnesthesiology Consultants Of Virginia 1906 Belleview Ave SE, Roanoke, VA 24014 5403450289 (phone), 5403459569 (fax)
Anesthesiology ConsultantsACV Inc 101 Elm Ave SE, Roanoke, VA 24013 5403450289 (phone), 5403459569 (fax)
Education:
Medical School Wake Forest University School of Medicine Graduated: 1985
Languages:
English Spanish
Description:
Dr. Conrad graduated from the Wake Forest University School of Medicine in 1985. He works in Roanoke, VA and 1 other location and specializes in Anesthesiology. Dr. Conrad is affiliated with Carilion Roanoke Memorial Hospital.
Physicians Immediate Care & Medical CenterPhysicians Immediate Care Medical Center 310 Torbett St, Richland, WA 99354 5099461695 (phone), 5099467666 (fax)
Languages:
English Spanish
Description:
Dr. Conrad works in Richland, WA and specializes in Physical Medicine & Rehabilitation.
Reston, VAPast: Editor at The Strategis Group Vice President of Merritt Group Inc., a public relations & marketing firm with offices in Reston, VA and San Francisco, CA