Ronald N. Fortino - Raleigh NC Harry I. Linzer - Raleigh NC Kim E. O'Donnell - Raleigh NC
Assignee:
International Business Machines Corp. - Armonk NY
International Classification:
G06F 1200
US Classification:
395425
Abstract:
A computer memory subsystem is comprised of one or more Dynamic Random Access Memory (DRAM) arrays with on-chip sense latches for storing data outputted from the DRAM, an on-chip Static Random Access Memory (SRAM) functioning as a Distributed Cache and an on-chip multiplexor. A first data bus interconnects the sense latches, the SRAM and the multiplexor. A second data bus interconnects the multiplexor and the SRAM. A memory controller generates signals which cause information to be extracted from the DRAM while the contents of the SRAM is unchanged or vice versa.
Method And Apparatus For Controlling Operation Of A Cache Memory During An Interrupt
Larry D. Larsen - Raleigh NC David W. Nuechterlein - Durham NC Kim E. O'Donnell - Raleigh NC Lee S. Rogers - Raleigh NC Thomas A. Sartorius - Raleigh NC Kenneth D. Schultz - Cary NC Harry I. Linzer - Raleigh NC
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G06F 1208
US Classification:
395425
Abstract:
The use of a high speed cache memory may be selectively controlled when a data processing task is interrupted in response to an interrupt signal, in order to prevent the interrupt from chilling the cache when insufficient performance enhancement will be realized. Disturbing the cache memory during performance of an interrupting task is prevented, thereby increasing the hit ratio of the cache when the interrupted task is resumed. Cache control information may be incorporated into a program status vector or program status word which is loaded into a program status register on occurrence of an interrupt.
Anthony Correale - Raleigh NC Richard M. Doney - Durham NC Kim E. O'Donnell - Raleigh NC Andrew Kegl - Raleigh NC Erwin A. Tate - Raleigh NC David M. Wu - Melbourne FL
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G06F 1100 G01R 3128
US Classification:
371 223
Abstract:
The present invention implements self testable boundary logic by using a tristate pass gate and a tristate receiver in combination with a linear feedback shift register, a storage register, and level sensitive scan design (LSSD) techniques. The linear feedback shift register (LFSR) shifts data into a storage register which is connected to the data inputs of the boundary logic through the tristate pass gate. The outputs of the tristate input receiver are also connected to the inputs of the boundary logic so that the boundary logic can receive data from both the data input of the integrated circuit (data path) or from the storage register connected to the LFSR. The tristate pass gate and receiver are enabled through a self test signal such that when the pass gate is enabled the receiver is not enabled and vice versa. In this way the boundary logic can only get data from either the storage register or through the receiver but not both. In this configuration data from the storage register can be input into the boundary logic without going through a multiplexer in the data path and incurring the associated delay.
William E. Coyle - Cary NC David W. Nuechterlein - Durham NC Kim E. O'Donnell - Raleigh NC Thomas A. Sartorius - Raleigh NC Kenneth D. Schultz - Cary NC Emmy M. Wolters - Raleigh NC
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G11C 1300
US Classification:
395400
Abstract:
A reconfigurable set associative cache memory can be reconfigured from 2. sup. x way to 2. sup. y way set associative cache memory by effectively merging a predetermined number of least significant bits of the tag field of the main memory address with the line field of the main memory address. The effective merging is provided by logically merging least significant bits of the tag field with a reconfiguration designation. As a result, Y-X+1 different configurations of cache memory can be obtained using the Y-X least significant bits of the tag field merged with the cache memory address.
Googleplus
Kim O'donnell
Tagline:
Total prince$$
Kim O'donnell
Kim O'donnell
Kim O'donnell
Kim O'donnell
Kim O'donnell
Kim O'donnell
Kim O'donnell
Youtube
Kim Basinger Interview - ROD Show, Season 2 E...
Our interview with the wonderful Kim Basinger on the ninth episode of ...
Duration:
8m 30s
Kim Zimmer On The Rosie O'Donnell Show - May ...
Kim Zimmer's 5/31/02 appearance on The Rosie O'Donnell Show.
Duration:
7m 55s
Mark O'Donnell resigns from affiliation with ...
I read a statement from Mark O'Donnell...
Duration:
12m 8s
Countdown Day 4 - Funeral Planning
Today's tips: Don't put your funeral wishes in your Will Do write them...
Duration:
4m 48s
Countdown Day 5 - Advanced Care Directive
Warning!! This is a long video because I walk you through an Advanced...
Duration:
14m 56s
The Morning Show 12/23/22
Join this channel as a member to get access to perks (See descriptions...