Richard T. Behrens - Louisville CO, US Kent D. Anderson - Westminster CO, US Alan J. Armstrong - Longmont CO, US Trent Dudley - Littleton CO, US Bill R. Foland - Littleton CO, US Neal Glover - Broomfield CO, US Larry D. King - Boulder CO, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
H04L 12/50
US Classification:
370359, 360 40, 360 51
Abstract:
A synchronous read channel having a single chip integrated circuit digital portion which provides digital gain control, timing recovery, equalization, digital peak detection, sequence detection, RLL(l,7) encoding and decoding, error-tolerant synchronization and channel quality measurement is disclosed. The integrated circuit accommodates both center sampling and side sampling, and has a high degree of programmability of various pulse shaping and recovery parameters and the ability to provide decoded data using sequence detection or digital peak detection. These characteristics, error-tolerant sync mark detection, and the ability to recover data when the sync mark is obliterated allow a wide variety of retry and recovery strategies to maximize the possibility of data recovery. Various embodiments, including an embodiment incorporating analog as well as digital functions of the read channel in a single integrated circuit, and embodiments utilizing a reduced complexity, programmable modified Viterbi detector supporting a broad class of partial response channels are disclosed.
Richard T. Behrens - Louisville CO, US Kent D. Anderson - Westminster CO, US Alan J. Armstrong - Longmont CO, US Trent Dudley - Littleton CO, US Bill R. Foland - Littleton CO, US Neal Glover - Broomfield CO, US Larry D. King - Boulder CO, US
Assignee:
Lake Cherokee Hard Drive Technologies, LLC - Longview TX
International Classification:
H04L 12/50
US Classification:
370359, 360 40, 360 51
Abstract:
A synchronous read channel having a single chip integrated circuit digital portion which provides digital gain control, timing recovery, equalization, digital peak detection, sequence detection, RLL(1,7) encoding and decoding, error-tolerant synchronization and channel quality measurement is disclosed. The integrated circuit accommodates both center sampling and side sampling, and has a high degree of programmability of various pulse shaping and recovery parameters and the ability to provide decoded data using sequence detection or digital peak detection. These characteristics, together with the error-tolerant sync mark detection and the ability to recover data when the sync mark is obliterated, allow a wide variety of retry and recovery strategies to maximize the possibility of data recovery. Various embodiments, including an embodiment incorporating the analog functions as well as the primary digital functions of the read channel in a single integrated circuit, and preferred embodiments utilizing a reduced complexity, programmable modified Viterbi detector supporting a broad class of partial response channels are disclosed.
Richard T. Behrens - Louisville CO, US Kent D. Anderson - Westminster CO, US Alan J. Armstrong - Longmont CO, US Trent Dudley - Littleton CO, US Bill R. Foland - Littleton CO, US Neal Glover - Broomfield CO, US Larry D. King - Boulder CO, US
Assignee:
Lake Cherokee Hard Drive Technologies, LLC - Longview TX
International Classification:
H04L 12/50
US Classification:
370359, 360 40, 360 51
Abstract:
A synchronous read channel having a single chip integrated circuit digital portion which provides digital gain control, timing recovery, equalization, digital peak detection, sequence detection, RLL(1,7) encoding and decoding, error-tolerant synchronization and channel quality measurement is disclosed. The integrated circuit accommodates both center sampling and side sampling, and has a high degree of programmability of various pulse shaping and recovery parameters and the ability to provide decoded data using sequence detection or digital peak detection. These characteristics, together with the error-tolerant sync mark detection and the ability to recover data when the sync mark is obliterated, allow a wide variety of retry and recovery strategies to maximize the possibility of data recovery. Various embodiments, including an embodiment incorporating the analog functions as well as the primary digital functions of the read channel in a single integrated circuit, and preferred embodiments utilizing a reduced complexity, programmable modified Viterbi detector supporting a broad class of partial response channels are disclosed.
Synchronous Read Channel Employing A Digital Center Frequency Setting For A Variable Frequency Oscillator In Discrete Time Timing Recovery
Richard T. Behrens - Louisville CO Kent D. Anderson - Westminster CO Alan J. Armstrong - Longmont CO Trent Dudley - Littleton CO Bill R. Foland - Littleton CO Neal Glover - Broomfield CO Larry D. King - Boulder CO
Assignee:
Cirrus Logic, Inc. - Fremont CA
International Classification:
G11B 509
US Classification:
360 51
Abstract:
A synchronous read channel is disclosed which samples an analog read signal from a magnetic read head positioned over a magnetic disk medium, filters the sample values according to a desired partial response, extracts timing information from the filtered sample values, and detects an estimated data sequence from the filtered sample values using a discrete time sequence detector. Discrete time timing recovery within the read channel comprises a variable frequency oscillator (VFO) for generating a sampling clock. A center operating frequency of the VFO is adjusted through a programmable register which stores a digital center frequency setting. A phase error is computed from the sample values and combined with the center frequency setting to control the frequency and phase of the sampling clock at the output of the VFO.
Differential Phase Error Detector Using Dual Arm Correlation For Servo Tracking In An Optical Disk Storage Device
Louis Supino - Boulder CO Paul M. Romano - Boulder CO Larry D. King - Boulder CO German S. Feyh - Boulder CO
Assignee:
Cirrus Logic, Inc. - Fremont CA
International Classification:
G11B 700
US Classification:
369 4434
Abstract:
In an optical disk storage device, a differential phase detector is disclosed for generating a position error signal independent of the frequency content of the recorded data. A pair if diagonal signals S1 and S2 are generated by adding a pair of respective quadrants of a four-quadrant photodetector, where the phase offset between the diagonal signals represents the position error of the pit image as it passes over the photodetector. The position error is determined in the present invention by computing the difference between a positive and negative correlation of the diagonal signals S1 and S2, otherwise referred to as a dual arm correlation (DAC) ##EQU1## where. DELTA. is the correlation offset and L is the correlation length. In the preferred embodiment, the correlation offset. DELTA. is adaptively adjusted to maximize the correlation between S1 and S2.
Richard T. Behrens - Louisville CO Kent D. Anderson - Westminster CO Alan Armstrong - Longmont CO Trent Dudley - Littleton CO Bill Foland - Littleton CO Neal Glover - Broomfield CO Larry King - Boulder CO
Assignee:
Cirrus Logic, Inc. - Fremont CA
International Classification:
G11B 509 G11B 2014 G11B 2016 G06F 1110
US Classification:
360 40
Abstract:
A synchronous read channel having a single chip integrated circuit digital portion which provides digital gain control, timing recovery, equalization, digital peak detection, sequence detection, RLL(1,7) encoding and decoding, error-tolerant synchronization and channel quality measurement is disclosed. The integrated circuit accommodates both center sampling and side sampling, and has a high degree of programmability of various pulse shaping and recovery parameters and the ability to provide decoded data using sequence detection or digital peak detection. These characteristics, together with the error-tolerant sync mark detection and the ability to recover data when the sync mark is obliterated, allow a wide variety of retry and recovery strategies to maximize the possibility of data recovery. Various embodiments, including an embodiment incorporating the analog functions as well as the primary digital functions of the read channel in a single integrated circuit, and preferred embodiments utilizing a reduced complexity, programmable modified Viterbi detector supporting a broad class of partial response channels are disclosed.
Fast And Efficient Circuit For Identifying Errors Introduced In Reed-Solomon Codewords
Trent Dudley - Littleton CO Neal Glover - Broomfield CO Larry King - Boulder CO
Assignee:
Cirrus Logic, Inc. - Fremont CA
International Classification:
G06F 1110 H03M 1300
US Classification:
371 371
Abstract:
Apparatus and methods are disclosed for providing an improved system for identifying the location and value of errors introduced in binary data encoded using Reed-Solomon and related codes and to detect miscorrections of such codes with an auxiliary code. The invention employs an architecture based on a microcode engine that is specialized for error identification and that supports interleaved codewords. This architecture can be efficiently fabricated as an integrated circuit, yet is capable of identifying multiple introduced errors "on the fly" i. e. with performance sufficient to not significantly slow the process of reading from data storage or transmission subsystems such as, but not limited to, optical disks. In the preferred embodiment, a new two-step method of error syndrome computation is employed to reduce circuit cost and complexity. An improved iterative algorithm is provided which reduces circuit cost and complexity and decreases the time required to generate the error locator polynomial.
Richard T. Behrens - Louisville CO Kent D. Anderson - Westminster CO Alan Armstrong - Longmont CO Trent Dudley - Littleton CO Bill Foland - Littleton CO Neal Glover - Broomfield CO Larry King - Boulder CO
Assignee:
Cirrus Logic, Inc. - Fremont CA
International Classification:
G11B 509
US Classification:
360 40
Abstract:
A synchronous read channel having a single chip integrated circuit digital portion which provides digital gain control, timing recovery, equalization, digital peak detection, sequence detection, RLL(1,7) encoding and decoding, error-tolerant synchronization and channel quality measurement is disclosed. The integrated circuit accommodates both center sampling and side sampling, and has a high degree of programmability of various pulse shaping and recovery parameters and the ability to provide decoded data using sequence detection or digital peak detection. These characteristics, together with the error-tolerant sync mark detection and the ability to recover data when the sync mark is obliterated, allow a wide variety of retry and recovery strategies to maximize the possibility of data recovery. Various embodiments, including an embodiment incorporating the analog functions as well as the primary digital functions of the read channel in a single integrated circuit, and preferred embodiments utilizing a reduced complexity, programmable modified Viterbi detector supporting a broad class of partial response channels are disclosed.
US Air Force Wichita, KS Oct 2008 to May 2012 In-Flight Refueling Specialist InstructorUS Air Force Tucson, AZ Feb 2007 to Oct 2008 Weapons System SpecialistUS Air Force Tucson, AZ Feb 2006 to Feb 2007 Weapons Load Crew Team ChiefUS Air Force Goldsboro, NC Jun 2003 to Feb 2006 Weapons Load Crew Team Member
Education:
James F. Byrnes High School Duncan, SC 1999 to 2002 High School Diploma
Skills:
Quality Assurance Inspector, Inventory Manager, Certified Instructor, Great Leader, Good with Microsoft Excel, Word, and Power Point, Detail Oriented
Aug 2010 to Nov 2010 FSI OperatorCingular Call Center Pueblo, CO 2006 to Oct 2010East Las Vegas Avenue Colorado Springs, CO Jun 2008 to May 2010 Cheyenne Mountain Re-Entry CenterROLINC Staffing
Aug 2007 to Oct 2007 National Networks SupervisorROLINC Staffing Englewood, CO May 1998 to Oct 2007 Network Cable InstallerROLINC Staffing
Apr 2007 to Aug 2007ENT Bank & Audubon Elementary School
2007 to 2007ENT Bank & Audubon Elementary School
Jul 2006 to Oct 2006Cingular Call Center
Apr 2006 to Oct 2006ROLINC Staffing
Apr 2006 to Jul 2006ROLINC Staffing
Mar 2006 to Apr 2006ROLINC Staffing Security, CO Feb 2006 to Mar 2006ROLINC Staffing
Nov 2005 to Feb 2006 Chambers, Clerk, Court Reporter (panic buttons), Inmate Holding Cells, Building SecurityROLINC Staffing
Jun 2005 to Sep 2005 Head-endsROLINC Staffing
Mar 2005 to Jun 2005ROLINC Staffing
Aug 2004 to Dec 2004 Youth Advisor/Counselor & Boot Camp SgtROLINC Staffing Montgomery, AL Jul 2004 to Aug 2004ROLINC Staffing
Jul 2003 to Nov 2003 Project Manager & Site SupervisorROLINC Staffing Montgomery, AL Jul 2003 to Nov 2003ROLINC Staffing
Mar 2002 to Oct 2002 Library TechnicianROLINC Staffing Colorado Springs, CO Nov 1999 to Jul 2001ROLINC Staffing
Nov 1999 to May 2000 Verified all information on tape recorded sales of customers from companyROLINC Staffing
Nov 1998 to Oct 1999 Wells-Fargo Guard ServicesROLINC Staffing
May 1998 to Nov 1998Front Range Telecommunications, INC Aurora, CO Oct 1997 to Apr 1998 Level II Technician
Education:
Maxwell Air Force Base Squadron Officer College Oct 2002 to May 2003 voiceconnectivity throughout the Capital Campus Network Jan 1993 to Oct 1997 telecommunications
Name / Title
Company / Classification
Phones & Addresses
Larry King Owner
Culligan Water Conditioning Water Filtration & Purification Equipment
P O Box 235, 600 N Illinois, Belleville, IL 62221 6182350156
Criminal Defense Criminal Law DUI/DWI Felonies Misdemeanors Traffic Violations Personal Injury Animal Law Assault and Battery Automobile Accidents and Injuries Bicycle Accidents Biochemical Patents Boat Manufacturing Liability Bus Accidents Carbon Monoxide Poisoning Chemical Explosions Children Child Care Commercial Liability Construction Law Crime Victims Compensation Defamation Dog Bites Slip and Fall Sports Law