A memory cell comprised of three regions of a first-type deposited on a substrate of a second-type, a first insulating layer deposited over the substrate, a floating gate disposed over the first insulating layer, a second insulating layer disposed over the floating gate and the first insulating layer, a control gate disposed over the second insulating layer and partially extending over the floating gate, and a select gate disposed over the second insulating layer. The memory cell can be configured in four different ways. When placed in a memory array, a predefined number of memory cells can be grouped into blocks. By using a byte(block)-select transistor, the memory cells can be accessed and altered on block by block basis. The novel memory cells can be manufactured without requiring additional processing steps aside from those required in the manufacturing of the comparable flash memory cells.
Method And Apparatus For Sensing A Memory Signal From A Selected Memory Cell Of A Memory Device
Sang Thanh Nguyen - Union City CA Loc B. Hoang - San Jose CA Hung Q. Nguyen - Fremont CA
Assignee:
Silicon Storage Technology, Inc. - Sunnyvale CA
International Classification:
G11C 700
US Classification:
36518907, 3651852, 36518521, 36518905, 365207
Abstract:
The present invention assures that valid and correct sensed data is latched before outputting from the memory device. The valid or correct sensed data is determined by the reference signal being first compared to two margin reference signals prior to latching the output of the comparator between the reference signal and the sensed signal from the selected memory cell. This maximizes the performance of the read operation as well as ensures the correct valid sense data is latched.
Method And Apparatus For Programming Non-Volatile Memory Cells
Loc B. Hoang - San Jose CA Hung Q. Nguyen - Fremont CA
Assignee:
Silicon Storage Technology, Inc. - Sunnyvale CA
International Classification:
G11C 1600
US Classification:
36518528, 36518502, 36518525
Abstract:
A method and apparatus are disclosed which counteract coupling effects during programming of non-volatile memory cells in an array of the type which includes bit lines, word lines, and source lines, and temporary storage circuits which can be set to supply a desired state for use in connection with operations involving designated non-volatile memory cells, wherein each of the temporary storage circuits communicates with different groupings of the non-volatile memory cells by way of associated word and source lines. The method and apparatus includes precharging unselected bit lines to a program inhibit level, at a rate which is selected to reduce coupling effects between the unselected bits lines and word lines or source lines, as a part of a programming operation, inhibiting the operation of the temporary storage circuits during a first portion of the precharging step, arranging the temporary storage circuits to be responsive to a minimum number of word lines associated with the selected sector during a period in which unselected bit lines are precharged, setting ones of the temporary storage circuits to desired states following the first portion of the precharging step, and thereafter programming selected non-volatile memory cells.
Eeprom Cells And Array With Reduced Write Disturbance
A flash electrically-erasable, programmable read-only memory (EEPROM) has multiple source lines and source line select transistors. Each group of memory cells in the EEPROM is associated with one of the source line select transistors. Each source line is associated with more than one group of memory cells. When one group of memory cells is to be programmed, a relatively high voltage is coupled to its corresponding source line. Its corresponding source line select transistor then couples the source line to the group of memory cells to be programmed. In this manner, only the group to be programmed is exposed to the high voltage. This decreases the amount of high voltage stress placed on the other memory cells and increases the reliability and lifetime of the EEPROM.
Dual Reference Cell For Split-Gate Nonvolatile Semiconductor Memory
Sheng-Hsiung Hsueh - San Jose CA Ganshu Ben Lee - Santa Clara CA Loc Bao Hoang - San Jose CA Albert V. Kordesch - San Jose CA
Assignee:
Winbond Electronics Corporation - Hsin Chu
International Classification:
G11C 1606
US Classification:
36518521, 3651852
Abstract:
Techniques to more accurately read values stored in data cells. In an aspect, one reference cell is provided for each group of data cells having similar configuration (e. g. , similar layout and orientation). For split-gate memory cells arranged in pairs, each pair includes two data cells implemented as mirrored image of one another. Two reference cells may then be used, one reference cell for each data cell in a pair. In another aspect, the data paths for the reference and data cells for read operation are matched. This matching may be achieved by using the same circuit design for the data and reference sense amplifiers, using the same layout and orientation for the sense amplifiers, matching the lines for the two data paths, matching the structure (e. g. , length and width) and the diffusion region (e. g. , doping concentration and contact) for the sense amplifiers and lines, and so on.
Byte-Selectable Eeprom Array Utilizing Single Split-Gate Transistor For Non-Volatile Storage Cell
A flash electrically-erasable, programmable read-only memory (EEPROM) with reduced area. The memory cells of the EEPROM are arranged into groups, and access to the groups is controlled by select transistors. In this manner the number of select transistors is reduced without requiring the entire array to be programmed or erased.
Embedded Recall Apparatus And Method In Nonvolatile Memory
Hung Q. Nguyen - Fremont CA Sang Thanh Nguyen - Union City CA Loc B. Hoang - San Jose CA Tam M. Nguyen - San Jose CA
Assignee:
Silicon Storage Technology, Inc. - Sunnyvale CA
International Classification:
G11C 700
US Classification:
365200, 365201
Abstract:
Predetermined data is stored in first and second predetermined locations of a memory. The first location may be in a first part of the memory, and the second location may be in a redundant part of the memory. At power up or reset, the first predetermined location of the memory successively is read and compared to data stored in a register until the comparison indicates a match for a predefined number of consecutive reads and comparisons. The successive reading may be stopped if the number of comparisons indicating a failure equals another predefined number of times. The data stored in the second predetermined location also is read. This data may be compared to the data previously read from the second predetermined location. The reading and comparing from the first predetermined location and the reading from the second predetermined location are continued until the number of times data is read from the second predetermined location equals a third predetermined number. The voltage signal is then determined to be valid after sufficient successive reads of the first predetermined location of the memory.
User Identification For Multi-Purpose Flash Memory
Hung Q. Nguyen - Fremont CA, US Loc B. Hoang - San Jose CA, US
Assignee:
Silicon Storage Technology, Inc. - Sunnyvale CA
International Classification:
G11C 1604
US Classification:
36518504, 36518904
Abstract:
A memory system includes manufacturer identifiers, such as serial numbers and part numbers, stored in locations of memory that are unalterable by end users. A customer identification location of the memory allows the user to program its own identifier and includes a locking code that prevents subsequent alteration of the customer identification location. A recall procedure at power on verifies the content of the locked code for allowing alteration of the memory.
License Records
Loc Lang-Hong Hoang
License #:
1206012119
Category:
Nail Technician License
Loc Vinh Hoang
License #:
1206015199
Category:
Nail Technician License
Name / Title
Company / Classification
Phones & Addresses
Loc A. Hoang President
L&D PRECISION, INC
1430 Tully Rd SUITE 404, San Jose, CA 95122 90 Riv Ash Ct, San Jose, CA 95136
Flickr
Youtube
Przegld 4'63" - Piotr Loc Hoang Ngoc - Cudown...
III miejsce na Przegldzie Krtkich Form Filmowych 4'63" Piotr Loc Hoang...
Category:
Film & Animation
Uploaded:
02 Jun, 2010
Duration:
3m 52s
Cudowny Jak Pereka
"Cudowny Jak Pereka" Director - Piotr Loc Hoang Ngoc Sound Design - Ka...
Category:
Film & Animation
Uploaded:
28 Jan, 2010
Duration:
3m 50s
ASA Lunar New Year Variety Show Lion Dance 20...
friends Jessica Luu, Liz Mota, Albert Chen, and Loc Hoang start us off...
Category:
Entertainment
Uploaded:
03 Mar, 2011
Duration:
10m
Bui Phan-Vu Hoang & Le Van Loc
Viet music
Category:
Music
Uploaded:
02 Aug, 2008
Duration:
3m 28s
Lc Hong Khoa - v nhng th n chi kiu i gia
Category:
People & Blogs
Uploaded:
28 Nov, 2010
Duration:
4m 52s
Qua Cu Gi Bay - Tp Ca
Cc ca s: Minh Thun, Phng Thanh, Cm Ly, Lam Trng, H Phng, Cnh Hn, T Chu...