Man Wang

age ~39

from Gilbert, AZ

Man Wang Phones & Addresses

  • Gilbert, AZ
  • Stanford, CA
  • Ypsilanti, MI

Resumes

Man Wang Photo 1

Postdoctoral Researcher

view source
Work:

Postdoctoral Researcher
Man Wang Photo 2

Man Wang

view source
Man Wang Photo 3

Man Wang

view source
Location:
United States
Name / Title
Company / Classification
Phones & Addresses
Man Wang
SUNRISE CONSULTANCY LLC

Us Patents

  • Field Programmable Gate Array

    view source
  • US Patent:
    6977521, Dec 20, 2005
  • Filed:
    Apr 19, 2005
  • Appl. No.:
    11/109966
  • Inventors:
    Man Wang - Sunnyvale CA, US
  • Assignee:
    KLP International, Ltd. - Santa Clara CA
  • International Classification:
    H03K019/177
  • US Classification:
    326 41, 326 38
  • Abstract:
    A field programmable gate array (FPGA) having hierarchical interconnect structure is disclosed. The FPGA includes logic heads that have signals routed therebetween by the interconnect structure. Each logic head includes a plurality of cascadable logic blocks that can perform combinatorial logic. The logic head can further be fractured into two independent logical units.
  • Field Programmable Gate Array

    view source
  • US Patent:
    7061275, Jun 13, 2006
  • Filed:
    Oct 17, 2005
  • Appl. No.:
    11/252126
  • Inventors:
    Man Wang - Sunnyvale CA, US
  • Assignee:
    KLP International, Ltd. - Santa Clara CA
  • International Classification:
    H03K 19/094
    H03K 17/693
  • US Classification:
    326113, 326 38, 326106, 327408
  • Abstract:
    A field programmable gate array (FPGA) having hierarchical interconnect structure is disclosed. The FPGA includes logic heads that have signals routed therebetween by the interconnect structure. Each logic head includes a plurality of cascadable logic blocks that can perform combinatorial logic. The logic head can further be fractured into two independent logical units.
  • Fast Processing Path Using Field Programmable Gate Array Logic Units

    view source
  • US Patent:
    7193436, Mar 20, 2007
  • Filed:
    Apr 18, 2005
  • Appl. No.:
    11/108927
  • Inventors:
    Man Wang - Sunnyvale CA, US
    Suhail Zain - San Ramon CA, US
  • Assignee:
    KLP International Ltd. - Santa Clara CA
  • International Classification:
    G06F 7/38
    H03K 19/177
  • US Classification:
    326 40, 326 38, 326 41
  • Abstract:
    The described embodiments relate to the general area of Field Programmable Gate Arrays (FPGAs), and, in particular, to the architecture and the structure of the building blocks of the FPGAs. Proposed logic units, as separate units or a chain of units, which are mainly comprised of look-up tables, multiplexers, and latches, implement different mathematical and logical functions. Having two outputs, the embodiments of the logic unit can operate in a split mode and perform two separate logic and/or arithmetic functions at the same time. Chains of the proposed logic units, wherein every other unit is clocked by one of the two half clock cycles and utilizes local interconnections instead of traditional routing channels, add to efficiency and speed, and reduce required real estate.
  • Method And Apparatus For Providing A Non-Volatile Programmable Transistor

    view source
  • US Patent:
    7816947, Oct 19, 2010
  • Filed:
    Mar 31, 2008
  • Appl. No.:
    12/059509
  • Inventors:
    Man Wang - Saratoga CA, US
  • International Classification:
    H03K 19/173
    H03K 19/20
    H03K 19/094
  • US Classification:
    326 50, 326 49, 326122
  • Abstract:
    A method and apparatus of providing a programmable system using non-volatile programmable transistors are disclosed. A programmable logic circuit, in one embodiment, includes a first programmable transistor and a second programmable transistor. The first programmable transistor includes a first gate terminal, a first source terminal, a first drain terminal, and a first programming terminal. The second programmable transistor includes a second gate terminal, a second source terminal, and a second drain terminal, and a second programmable terminal. The first and second programmable transistors include non-volatile memory elements. The first and the second gate terminals are coupled to an input terminal, and the first drain terminal and the second source terminal are coupled to an output terminal to perform a logic function.
  • Method And Apparatus For Providing A Non-Volatile Programmable Transistor

    view source
  • US Patent:
    7969188, Jun 28, 2011
  • Filed:
    Sep 13, 2010
  • Appl. No.:
    12/880522
  • Inventors:
    Man Wang - Saratoga CA, US
  • International Classification:
    H03K 19/173
    H03K 19/20
    H03K 19/094
  • US Classification:
    326 49, 326 38, 36518514
  • Abstract:
    A method and apparatus of providing a programmable system using non-volatile programmable transistors are disclosed. A programmable logic circuit, in one embodiment, includes a first programmable transistor and a second programmable transistor. The first programmable transistor includes a first gate terminal, a first source terminal, a first drain terminal, and a first programming terminal. The second programmable transistor includes a second gate terminal, a second source terminal, and a second drain terminal, and a second programmable terminal. The first and second programmable transistors include non-volatile memory elements. The first and the second gate terminals are coupled to an input terminal, and the first drain terminal and the second source terminal are coupled to an output terminal to perform a logic function.
  • Method And Apparatus For Providing A Non-Volatile Programmable Transistor

    view source
  • US Patent:
    8274310, Sep 25, 2012
  • Filed:
    May 23, 2011
  • Appl. No.:
    13/113748
  • Inventors:
    Man Wang - Saratoga CA, US
  • International Classification:
    H03K 19/173
    H03K 19/20
    H03K 19/094
  • US Classification:
    326 49, 326 38, 36518514
  • Abstract:
    A method and apparatus of providing a programmable system using non-volatile programmable transistors are disclosed. A programmable logic circuit, in one embodiment, includes a first programmable transistor and a second programmable transistor. The first programmable transistor includes a first gate terminal, a first source terminal, a first drain terminal, and a first programming terminal. The second programmable transistor includes a second gate terminal, a second source terminal, and a second drain terminal, and a second programmable terminal. The first and second programmable transistors include non-volatile memory elements. The first and the second gate terminals are coupled to an input terminal, and the first drain terminal and the second source terminal are coupled to an output terminal to perform a logic function.
  • Field Programmable Gate Array

    view source
  • US Patent:
    20050035783, Feb 17, 2005
  • Filed:
    Aug 15, 2003
  • Appl. No.:
    10/642370
  • Inventors:
    Man Wang - Sunnyvale CA, US
  • International Classification:
    H03K019/177
  • US Classification:
    326039000
  • Abstract:
    A field programmable gate array (FPGA) having hierarchical interconnect structure is disclosed. The FPGA includes logic heads that have signals routed therebetween by the interconnect structure. Each logic head includes a plurality of cascadable logic blocks that can perform combinatorial logic. The logic head can further be fractured into two independent logical units.
  • Field Programmable Gate Array Logic Cell And Its Derivatives

    view source
  • US Patent:
    20050218929, Oct 6, 2005
  • Filed:
    Jul 2, 2004
  • Appl. No.:
    10/883901
  • Inventors:
    Man Wang - Sunnyvale CA, US
    Jack Peng - San Jose CA, US
  • International Classification:
    H03K019/177
  • US Classification:
    326041000
  • Abstract:
    The present invention relates to the general area of the Field Programmable Gate Arrays, and, in particular to the architecture and the structure of the building blocks of the Field Programmable Gate Arrays. The proposed logic cells offer, among other advantages, by-pass and feedback paths, fewer transistors, no need for dedicated carry logic or multiple registers, 3-input instead of 4-input look-up tables, easy implementation of up to 4-input logic functions, and multiplication.

Facebook

Man Wang Photo 4

Man Wang

view source
Man Wang Photo 5

Man Wang

view source
Man Wang Photo 6

Wang Man

view source
Man Wang Photo 7

Sung Man Wang

view source
Man Wang Photo 8

Man Wang

view source
Man Wang Photo 9

Man Wang

view source
Man Wang Photo 10

Man Wang Man

view source
Man Wang Photo 11

Man Wang Hui

view source

Flickr

Googleplus

Man Wang Photo 20

Man Wang

Education:
University of Toronto
Man Wang Photo 21

Man Wang

Man Wang Photo 22

Man Wang

Man Wang Photo 23

Man Wang

Man Wang Photo 24

Man Wang

Man Wang Photo 25

Man Wang

Man Wang Photo 26

Man Wang

Man Wang Photo 27

Man Wang

Myspace

Man Wang Photo 28

Man wang Kwan

view source
Locality:
Taiwan
Gender:
Male
Birthday:
1945

Youtube

Wang Leehom-Man In The Mirror

  • Category:
    Music
  • Uploaded:
    12 Feb, 2010
  • Duration:
    3m 52s

Wang Lee Hom - Kiss Goodbye at Music Man Conc...

last song of the concert. enjoy!

  • Category:
    Music
  • Uploaded:
    06 Nov, 2009
  • Duration:
    5m 5s

WFW 12 - I am Iron Man

The Wong Fu Spring 2010 tour continues, here are some highlights of ou...

  • Category:
    Entertainment
  • Uploaded:
    23 Apr, 2010
  • Duration:
    12m 6s

lee hom wang - man in the mirror

wang lee hom EP single - man in the mirror

  • Category:
    Music
  • Uploaded:
    25 Aug, 2009
  • Duration:
    4m 8s

Master Wang - Wing Chun

Clip from a TV program, Human Weapon, this video shows Master Wang pra...

  • Category:
    Sports
  • Uploaded:
    07 Jun, 2008
  • Duration:
    5m 38s

III CHENG MAN CHING FORUM - MASTER WANG CHIN ...

Master Wang Chin Shih is a very skilful Tai Chi Chuan teacher, and he ...

  • Category:
    Sports
  • Uploaded:
    11 Dec, 2007
  • Duration:
    8m 51s

Get Report for Man Wang from Gilbert, AZ, age ~39
Control profile