A package substrate for connecting together semiconductor devices with other semiconductor device packages. The package substrate includes an exposed core layer with at least one via exposing a conductive layer of the package substrate. A first portion of the package substrate may include a solder mask on top and bottom surfaces. A first semiconductor device may be connected to the first portion of the package substrate. Layers of a second portion of the package substrate are removed to expose a core layer and vias are created in the exposed core layer to expose the conductive layer. Conducive material at least partially filling the vias may be used to connect a semiconductor device package to the second portion of the package substrate. The semiconductor device packages may communicate through conductive layers in the package substrate. The package substrate may be used to connect the semiconductor packages to a motherboard.
A package substrate for connecting together semiconductor devices with other semiconductor device packages. The package substrate includes an exposed core layer with at least one via exposing a conductive layer of the package substrate. A first portion of the package substrate may include a solder mask on top and bottom surfaces. A first semiconductor device may be connected to the first portion of the package substrate. Layers of a second portion of the package substrate are removed to expose a core layer and vias are created in the exposed core layer to expose the conductive layer. Conducive material at least partially filling the vias may be used to connect a semiconductor device package to the second portion of the package substrate. The semiconductor device packages may communicate through conductive layers in the package substrate. The package substrate may be used to connect the semiconductor packages to a motherboard.
A package substrate for connecting together semiconductor devices with other semiconductor device packages. The package substrate includes an exposed core layer with at least one via exposing a conductive layer of the package substrate. A first portion of the package substrate may include a solder mask on top and bottom surfaces. A first semiconductor device may be connected to the first portion of the package substrate. Layers of a second portion of the package substrate are removed to expose a core layer and vias are created in the exposed core layer to expose the conductive layer. Conducive material at least partially filling the vias may be used to connect a semiconductor device package to the second portion of the package substrate. The semiconductor device packages may communicate through conductive layers in the package substrate. The package substrate may be used to connect the semiconductor packages to a motherboard.
Package-On-Package Semiconductor Device Assemblies Including One Or More Windows And Related Methods And Packages
Semiconductor device packages for incorporation into semiconductor device assemblies may include a substrate including an array of electrically conductive elements located on a lower surface of the substrate. A window may extend through the substrate from the lower surface to an upper surface of the substrate. The array of electrically conductive elements may at least partially laterally surround a periphery of the window, and the substrate may extend laterally beyond the array of electrically conductive elements. At least a portion of a heat-management structure may be located within the window. At least a portion of an outer periphery of an underlying substrate may laterally overlap with an inner portion of the substrate defining the periphery of the window.
Package-On-Package Semiconductor Device Assemblies Including One Or More Windows And Related Methods And Packages
Semiconductor device packages for incorporation into semiconductor device assemblies may include a substrate including an array of electrically conductive elements located on a lower surface of the substrate. A window may extend through the substrate from the lower surface to an upper surface of the substrate. The array of electrically conductive elements may at least partially laterally surround a periphery of the window, and the substrate may extend laterally beyond the array of electrically conductive elements. Semiconductor devices may be supported on the upper surface of the substrate around a periphery of the array of electrically conductive elements. The semiconductor devices may be electrically connected to at least some of the electrically conductive elements of the array by routing elements extending from the semiconductor devices toward the window.
Name / Title
Company / Classification
Phones & Addresses
Matthew S Monroe Director
HARMONIC DATA ASSOCIATES, INC Computer Related Services
14901 Quorum Dr STE 750, Dallas, TX 75254 2231 Timberwood, Carrollton, TX 75006
Matthew Stephen Monroe Managing
HIGHLAND ENGINEERING GROUP, LLC Engineering Services · Foundation Repair · Home Inspection · Structural Engineer
2807 Allen St STE 393, Dallas, TX 75204 2807 Allen St 393, Dallas, TX 75204 2143012062, 2149080246
Hilti May 2011 - Jun 2014
Regional Field Engineer
Highland Engineering May 2011 - Jun 2014
President
Ucs Solutions May 2008 - May 2011
Operations Manager
Jq Jul 2006 - Jun 2008
Structural Engineer
Benham, A Haskell Company May 2004 - Jul 2006
Bridge Design Engineer
Education:
The University of Texas at Austin 2011 - 2013
Master of Business Administration, Masters, Business Administration, Management, Business Administration and Management
University of Oklahoma 2004 - 2006
Master of Science, Masters, Civil Engineering
University of Oklahoma 2000 - 2004
Bachelors, Bachelor of Science, Civil Engineering
Skills:
Construction Construction Management Leadership Structural Engineering Direct Sales New Business Development Contract Management Leed Ap Structural Engineers Bridge Budgets Sales Engineering Steel Structures Team Management Strategic Planning Business Development Materials Project Management
Certifications:
Professional Engineer Leadership In Energy and Environmental Design Accredited Professional (Leed Ap)
Harmonic Data Associates, Inc. since Apr 2006
Owner
Education:
Wheaton College 1991 - 1995
Bachelors of Music, Music Composition
Skills:
Software Design Php Filemaker Pro Web Development Database Design Software Development Filemaker Web Applications Databases Teaching Microsoft Excel Microsoft Office Html 5 Program Management Customer Service Html Social Media Strategic Planning Leadership User Experience User Interface Design Agile Methodologies Web Design Objective C
Jul 2014 to 2000 Photography AssistantRemprex, LLC
Jan 2010 to Aug 2013United Parcel Services
Oct 2009 to Feb 2010 Air Ramp Person
Education:
Norco College Norco, CA Aug 2013 to Aug 2014 Associates in Computer ProgrammingSouth Garland High School Garland, TX Aug 2002 to May 2006 High School Diploma in General Education
Dr. Monroe graduated from the Wroclaw Medical Univ, Wroclaw, Poland in 1965. He works in Houston, TX and specializes in Internal Medicine and Cardiovascular Disease.
Googleplus
Matthew Monroe
Matthew Monroe
Matthew Monroe
Matthew Monroe
Matthew Monroe
Matthew Monroe
Matthew Monroe
Matthew Monroe
Youtube
Matt Monroe-Volvere alguna vez
tinyurl.com -great version for the song of Jose Feliciano Volvere algu...
Category:
Music
Uploaded:
22 Feb, 2010
Duration:
3m 58s
Andrewboy/Miss Siva/DeepJunior/... @ Monroe ...
Category:
Music
Uploaded:
24 Oct, 2008
Duration:
5m 11s
Matthew Monroe Danger Vidz
F*ck With Caledonoen Still Bottles. You F*ck with your safety!
South Beloit High School South Beloit IL 1999-2003
Community:
Travis Dammen, James Baumgardner, Verdell Toles, Bridget Johnson, H Easy, Norman Sanders, Jim Chamberlin, Stacie Knutsen, Ramiro Eslora, Jared Smith, Jamie Dammen, Lorri Boark