Alamo Amusements, Inc. - San Antonio, Texas Area since 1996
Owner/ President
Education:
St. Mary's University 1988 - 1991
Master of Business Administration (M.B.A.), Operations Management and Supervision
St. Mary's University 1984 - 1988
Bachelor of Business Administration (B.B.A.), Marketing/Marketing Management, General
University of Michigan since Jun 2010
Graduate Student Research Assistant
Configurable Computing Lab @ VT Jan 2009 - Dec 2009
Research Assistant
Altria May 2008 - Aug 2008
Co-op Engineer
Philip Morris USA Aug 2007 - Dec 2007
Co-op Engineer
Education:
University of Michigan 2010 - 2015
Doctor of Philosophy (PhD), Electrical Engineering
University of Michigan 2010 - 2012
Master of Science (MS), Electrical Engineering
Virginia Polytechnic Institute and State University 2005 - 2009
BS, Computer Engineering, Mathematics
Virginia Tech 2005 - 2009
Bachelor of Science (BS), Computer Engineering
Skills:
C++ Python Simulations Hardware Architecture Characterization Verilog Hardware C Embedded Systems Semiconductor Fabrication Algorithms Semiconductors Latex Data Visualization System on A Chip System Architecture Field Programmable Gate Arrays Research Unix Systemc Docker Saltstack Pandas Matlab Troubleshooting Testing Engineering
- Boise ID, US David Andrew Roberts - Wellesley MA, US Patrick Michael Sheridan - Boulder CO, US Lukasz Burzawa - Boise ID, US
International Classification:
G06F 12/0882 G06F 12/06
Abstract:
Disclosed in some examples are improved address prediction and memory preloading that leverages next-delta prediction and/or far-delta prediction for scheduling using a DNN. Previous memory access sequence data that identify one or more memory addresses previously accessed by one or more processors of a system may be processed and then converted into a sequence of delta values. The sequence of delta values are then mapped to one or more classes that are then input to a DNN. The DNN then outputs a predicted future class identifier sequence that represents addresses that the DNN predicts will be accessed by the processor in the future. The predicted future class identifier sequence is then converted back to a predicted delta value sequence and back into a set of one or more predicted addresses.
Early Detection Of Compression Status Using Inline Metadata
- Boise ID, US Patrick Michael Sheridan - Boulder CO, US
International Classification:
G11C 7/10
Abstract:
Disclosed in some examples are methods, systems, memory devices, and machine-readable mediums which store a single compressed value per line with a marker value in a front of the compressed version of the memory line. In some examples, the only value stored in the memory line is the value normally stored therein. This removes the complexity of the prediction tables and the inclusion of invalid values as well as preventing the penalty when those prediction tables are wrong. Furthermore, by inclusion of the marker in the beginning of the memory line, the system can quickly determine the compression status of the memory line without having to read the entire line. That is, it can quickly stop reading the rest of the memory line once the compressed data is read out which saves the memory device from having to read the entire line.
- Boise ID, US Patrick Michael Sheridan - Boulder CO, US
International Classification:
G06F 12/1009 G06F 12/06
Abstract:
A method for managing logical-to-physical (L2P) mappings in a memory subsystem is described. The method includes updating, by a set of processing units, an L2P table based on a set of journal pages from the non-volatile memory. The L2P table prior to the update includes a first set of entries from a table snapshot and the table includes a second set of entries following the update from a set of journal pages. Each L2P table entry (1) corresponds to a logical address in a set of logical addresses and (2) includes a physical address of a set of memory components. The set of logical addresses are categorized into zones and each processing unit is assigned to a separate zone such that each processing unit updates the first set of entries based on an assigned zone of a corresponding logical address and each zone includes at least two non-contiguous logical addresses.
News
Irishman Sentenced to Prison for Rhinoceros Horn Trafficking
Patrick Sheridan was arrested in January 2015 in Holyhead, Wales, on an indictment returned in May 2014 by a federal grand jury in Waco. It charged that he and a co-defendant conspired to traffic in the horns of the critically endangered black rhinoceros by using a "straw buyer" to buy two horns fro
ttorney General Jack Conway alleging that a deputy secretary in the Justice Cabinet asked government employees to contribute. Young listed 13 names of employees who had been the subject if the effort, and one of the 13, Patrick Sheridan, confirmed to a local politics blog that he was asked to give money.