Ping Chen

age ~49

from San Jose, CA

Also known as:
  • Ging Chen
  • Ping Cheng
  • Chen Ping

Ping Chen Phones & Addresses

  • San Jose, CA
  • Brentwood, TN
  • Sunnyvale, CA
  • Fort Collins, CO
  • North Wales, PA
  • Madison, WI
  • Dallas, TX
  • Pittsburgh, PA
  • Carrollton, TX

Resumes

Ping Chen Photo 1

Ping Chen Fremont, CA

view source
Work:
Castlight Health

Apr 2014 to 2000
Program Manager
Johnson & Johnson (J&J)
US and ASPAC
Apr 2014 to Jun 2014
Senior Manager
Johnson and Johnson - LifeScan Diabetes Franchise, Medical Devices Sector
Milpitas, CA
Sep 2012 to Apr 2014
Senior Manager, Digital IT
Johnson and Johnson - R&D, Commercial, Supply Chain, Asia Pacific Pharmaceutical Sector

Sep 2010 to Sep 2012
Account Manager
Johnson and Johnson - Global Project Management, Corporate Offices
Milpitas, CA
Jun 2008 to Sep 2010
Project Manager
Johnson & Johnson Information Management Leadership Development Program
US Domestic
Jun 2006 to Jun 2008
Leadership Development Program
Hua Yuan Science and Technology Association (HYSTA)
Silicon Valley, CA
Volunteer
Education:
University of California, Berkeley
Berkeley, CA
2002 to 2006
Bachelor of Arts in Cognitive Science emphasis in Neuroscience
Skills:
Native fluency in Mandarin.
Ping Chen Photo 2

Ping Chen Livingston, NJ

view source
Work:
FORTRESS Investment Group

Mar 2011 to Present
Product controller, Middle Office
CITCO Fund Services Ltd

Sep 2007 to Mar 2011
Manager, P&L Analytical / Valuation
Bank of New York Mellon, NJ
New York, NY
Nov 2005 to Aug 2007
Analyst II, Global Asset Management
Education:
Temple University, Fox Business School
Philadelphia, PA
May 2005
Master in Finance
Philadelphia University
Philadelphia, PA
May 2003
Bachelor in Computer & Information Science
Name / Title
Company / Classification
Phones & Addresses
Ping Chen
Owner
Hunan Star
Restaurants
8116 Olive Blvd, St Louis, MO 63130-2023
Ping Chen
Director of Platform Software
Data Domain, Inc.
2300 Central Expy, Santa Clara, CA 95050
Ping Chen
Owner
Golden State Marble & Granite
Cut Stone and Stone Products
114 S Amphlett Blvd, San Mateo, CA 94401
Website: goldenstatemarble.com
Ping Chen
Manager
Angelitas Restaurant
Eating Places
1190 Hillsdale Ave Ste 148, San Jose, CA 95118
Ping Chen
Owner
Golden State Marble & Granite, Inc
Marble & Granite Installation · Stonework Fabrication · Stone Cutters
114 S Amphlett Blvd, San Mateo, CA 94401
6503423318, 6503423218
Ping Chang Chen
President
PIONEER MATERIAL PRECISION TECH, INC
Business Services at Non-Commercial Site · Business Services, Nec, Nsk
1301 Sunnyvale-Saratoga Rd, Sunnyvale, CA 94085
20863 Stevens Crk Blvd, Cupertino, CA 95014
1301 Sunnyvale Saratoga Rd, Sunnyvale, CA 94087
6454 Windsor Ln, San Jose, CA 95129
Ping Chen
Director of Platform Software
Data Domain, Inc
Internet Publishing and Broadcasting (Pt.) · Computer Storage Device Mfg
2300 Central Expy, Santa Clara, CA 95050
4089808609, 4089804800, 4089804872, 4089808618
Ping Ping Chen
Pacbay Investments LLC
Residential Real Property Improvement · Investor
166 Main St, Los Altos, CA 94022
114 S Amphlett Blvd, San Mateo, CA 94401

Medicine Doctors

Ping Chen Photo 3

Ping Chen

view source
Specialties:
Physical Medicine & Rehabilitation
Work:
Southeastern Integrated MedicalSoutheast Integrated Medical Rehabilitation Medicine
1315 NW 21 Ave STE 2, Chiefland, FL 32626
3524931655 (phone), 3524908641 (fax)
Languages:
English
Description:
Ms. Chen works in Chiefland, FL and specializes in Physical Medicine & Rehabilitation. Ms. Chen is affiliated with UF Health Shands Rehabilitation Hospital.

Us Patents

  • Direct Access Logic Testing In Integrated Circuits

    view source
  • US Patent:
    6385748, May 7, 2002
  • Filed:
    Mar 30, 1999
  • Appl. No.:
    09/281370
  • Inventors:
    Ping Chen - San Jose CA
  • Assignee:
    NEC Electronics, Inc. - Santa Clara CA
  • International Classification:
    G01R 3128
  • US Classification:
    714724, 365201
  • Abstract:
    A method and circuit for allowing direct access logic testing in integrated circuits. In one embodiment, an interface between integrated circuit core logic and integrated circuit user-defined logic is exposed, and the integrated circuit core logic and the integrated circuit user-defined logic is tested via the exposed interface. In another embodiment, an integrated circuit has logic selection circuitry connected with core logic and user-defined logic. The logic selection circuitry is used to selectively test the core logic and user-defined logic.
  • Cyclic Protein Tyrosine Kinase Inhibitors

    view source
  • US Patent:
    7153856, Dec 26, 2006
  • Filed:
    May 26, 2005
  • Appl. No.:
    11/138942
  • Inventors:
    Joel C. Barrish - Richboro PA, US
    John Wityak - Carlsbad CA, US
    Jagabandhu Das - Mercerville NJ, US
    Ping Chen - Belle Mead NJ, US
    Derek J. Norris - Pennington NJ, US
    Gary Schieven - Lawrenceville NJ, US
  • Assignee:
    Bristol-Myers Squibb Company - Princeton NJ
  • International Classification:
    A61K 31/497
    C07D 241/02
  • US Classification:
    51425211, 544357
  • Abstract:
    Novel cyclic compounds and salts thereof, pharmaceutical compositions containing such compounds, and methods of using such compounds in the treatment of protein tyrosine kinase-associated disorders such as immunologic and oncologic disorders.
  • Method And System For Multiple Gpu Support

    view source
  • US Patent:
    7325086, Jan 29, 2008
  • Filed:
    Dec 15, 2005
  • Appl. No.:
    11/300980
  • Inventors:
    Roy (Dehai) Kong - Cupertino CA, US
    Wen-Chung Chen - Cupertino CA, US
    Ping Chen - San Jose CA, US
    Irene (Chih-Yiieh) Cheng - San Jose CA, US
    Tatsang Mak - Milpitas CA, US
    Xi Liu - Shanghai, CN
    Li Zhang - ShangHai, CN
    Li Sun - Shanghai, CN
    Chenggang Liu - Shanghai, CN
  • Assignee:
    Via Technologies, Inc. - Hsin-Tien, Taipei
  • International Classification:
    G06F 13/40
  • US Classification:
    710307, 345503
  • Abstract:
    Supporting multiple graphics processing units (GPUs) comprises a first path coupled to a north bridge device (or a root complex device) and a first GPU, which may include a portion of the first GPU's total communication lanes. A second communication path may be coupled to the north bridge device and a second GPU and may include a portion of the second GPU's total communication lanes. A third communication path may be coupled between the first and second GPUs directly or through one or more switches that can be configured for single or multiple GPU operations. The third communication path may include some or all of the remaining communication lanes for the first and second GPUs. As a nonlimiting example, the first and second GPUs may each utilize an 8-lane PCI express communication path with the north bridge device and an 8-lane PCI express communication path with each other.
  • Switching Method And System For Multiple Gpu Support

    view source
  • US Patent:
    7340557, Mar 4, 2008
  • Filed:
    Dec 15, 2005
  • Appl. No.:
    11/300705
  • Inventors:
    Dehai Kong - Cupertino CA, US
    Wen-Chung Chen - Cupertino CA, US
    Ping Chen - San Jose CA, US
    Irene Chih-Yiieh Cheng - San Jose CA, US
    Tatsang Mak - Milpitas CA, US
    Xi Liu - Shanghai, CN
    Li Zhang - ShangHai, CN
    Li Sun - Shanghai, CN
    Chenggang Liu - Shanghai, CN
  • Assignee:
    Via Technologies, Inc. - Taipei
  • International Classification:
    G06F 13/00
    G06F 13/36
  • US Classification:
    710316, 710306, 710311
  • Abstract:
    A system and method for supporting multiple graphics processing units (GPUs) includes a first communication path coupled to a root complex device and a first connection point of a first GPU. A second communication path is coupled to the root complex device and a first set of switches. The first set of switches is configured to route communications between the root complex device to either a second connection point of the first GPU via a second set of switches or to a first connection point of a second GPU. The second set of switches is coupled to a second connection point of the first GPU. The second set of switches is configured to route communications to and from the second connection point of the first GPU and to either the root complex device via the first set of switches or to a second connection point of the second GPU.
  • Pyrrolotriazine Kinase Inhibitors

    view source
  • US Patent:
    7531539, May 12, 2009
  • Filed:
    Aug 8, 2007
  • Appl. No.:
    11/835456
  • Inventors:
    Brian E. Fink - Yardley PA, US
    Ping Chen - Belle Mead NJ, US
    Ashok Vinayak Purandare - Pennington NJ, US
    Honghe Wan - Pennington NJ, US
  • Assignee:
    Bristol-Myers Squibb Company - Princeton NJ
  • International Classification:
    C07D 487/04
    C07D 403/12
    C07D 403/14
    A61K 31/53
    A61P 19/02
    A61P 35/00
  • US Classification:
    514243, 544183
  • Abstract:
    The present invention provides compounds of formula IThe formula I compounds inhibit tyrosine kinase activity of such as TrkA, TrkB, TrkC, Jak2, Jak3 and CK2, thereby making them useful as antiproliferative agents for the treatment of cancer and other diseases.
  • Hot-Carrier Device Degradation Modeling And Extraction Methodologies

    view source
  • US Patent:
    7567891, Jul 28, 2009
  • Filed:
    Sep 27, 2001
  • Appl. No.:
    09/969185
  • Inventors:
    Zhihong Liu - Cupertino CA, US
    Lifeng Wu - Fremont CA, US
    Jeong Y. Choi - Palo Alto CA, US
    Ping Chen - San Jose CA, US
    Alvin I. Chen - San Jose CA, US
    Gang Zhang - Campbell CA, US
  • Assignee:
    Cadence Design Systems, Inc. - San Jose CA
  • International Classification:
    G06F 7/60
    G06F 17/50
    G06F 9/45
    G01R 15/00
    G01R 27/28
    G01R 27/26
    H03K 19/20
    H03K 19/094
  • US Classification:
    703 13, 703 2, 703 14, 716 4, 716 5, 324678, 326117, 326120, 326124, 702 57, 702117
  • Abstract:
    The present invention is directed to a number of improvements in methods for hot-carrier device degradation modeling and extraction. Several improvements are presented for the improvement of building device degradation models, including allowing the user to select a device parameter used to build the device degradation model independent of the device parameter selected. The user can also select the functional relation between stress time and degradation level. To further improve accuracy, multiple acceleration parameters can be used to account for different regions of the degradation process. Analytical functions may be used to represent aged device model parameters, either directly or by fitting measured device parameters versus device age values, allowing devices with different age values to share the same device model. The concept of binning is extended to include device degradation. In addition to a binning based on device width and length, age is added.
  • Pyrrolotriazine Kinase Inhibitors

    view source
  • US Patent:
    7605160, Oct 20, 2009
  • Filed:
    Aug 8, 2007
  • Appl. No.:
    11/835469
  • Inventors:
    Brian E. Fink - Yardley PA, US
    Ping Chen - Belle Mead NJ, US
  • Assignee:
    Bristol-Myers Squibb Company - Princeton NJ
  • International Classification:
    C07D 487/04
    C07D 403/12
    C07D 403/14
    A61K 31/53
    A61P 19/02
    A61P 35/00
  • US Classification:
    514243, 544183
  • Abstract:
    The present invention provides compounds of formula IThe formula I compounds inhibit tyrosine kinase activity of Trk receptors such as TrkA, TrkB and TrkC thereby making them useful as antiproliferative agents for the treatment of cancer and other diseases.
  • Geometry Primitive Type Conversion In A Gpu Pipeline

    view source
  • US Patent:
    7696993, Apr 13, 2010
  • Filed:
    Feb 8, 2007
  • Appl. No.:
    11/672692
  • Inventors:
    Boris Prokopenko - Milpitas CA, US
    Hsilin (Stephen) Huang - Milpitas CA, US
    Ping Chen - San Jose CA, US
  • Assignee:
    VIA Technologies, Inc. - Hsin-Tien, Taipei
  • International Classification:
    G06T 17/00
  • US Classification:
    345420, 345423, 345441
  • Abstract:
    An input stream of graphics primitives may be converted into to a predetermined output stream of graphics primitives by a processor in a graphics pipeline. The processor recognizes a predetermined sequence pattern in the input stream of graphics primitives to the processor. The processor determines whether the recognized sequence pattern can be converted into the one of the plurality of predetermined output streams of graphics primitives. If so, the processor identifies a number of vertices in the recognized sequence pattern and reorders the vertices into a predetermined output pattern. Thereafter, the processor outputs the predetermined output pattern corresponding to one or more graphics processing components.

License Records

Ping Chen

License #:
4704224720 - Expired
Category:
Nursing
Issued Date:
May 11, 2000
Expiration Date:
Mar 31, 2003
Type:
RN

Plaxo

Ping Chen Photo 4

Ping Chen

view source
RBC Mortgage
Ping Chen Photo 5

chen ping

view source
TCBIO

Googleplus

Ping Chen Photo 6

Ping Chen

Work:
Google, Inc - Software Engineer (2006)
America Online
Education:
University of California, Irvine
Relationship:
Married
About:
I love building cool stuff, but I love taking photos even more :) Other hobbies include food and travelĀ  Disclaimer: The views expressed by me are mine (all mine!) and not my employer's.
Bragging Rights:
Climbed down 71 flights of stairs in Taipei 101 building
Ping Chen Photo 7

Ping Chen

Ping Chen Photo 8

Ping Chen

Education:
Camberwell College of Arts
Ping Chen Photo 9

Ping Chen

Ping Chen Photo 10

Ping Chen

About:
陈平, 画家
Bragging Rights:
č‰ŗęœÆå®¶
Ping Chen Photo 11

Ping Chen (Yaway Watan)

Ping Chen Photo 12

Ping Chen

Ping Chen Photo 13

Ping Chen

Youtube

Being Anti-America Is Work , Living In Americ...

"Being anti-America is work, living in America is life". This phrase h...

  • Duration:
    13m 13s

Chen Ping - Three Prospects of China-US Trade...

Chen Ping, he described the current situation of China-US trade war. *...

  • Duration:
    7m 22s

Land of Big Numbers with Te-Ping Chen and Cha...

Join the Asian American Writers' Workshop for the official launch of T...

  • Duration:
    1h 9m 49s

Ping Chen Interview

Dr. Ping Chen, PhD, is a research grant recipient from Regenerative Me...

  • Duration:
    2m 12s

(Full Audiobook) Land of Big Numbers by Te Pi...

(Full Audiobook) Land of Big Numbers by Te Ping Chen - Great Novel A d...

  • Duration:
    6h 37m 22s

Te-Ping Chen, in conversation with Jiayang Fa...

(2/09/21) Gripping and compassionate, Land of Big Numbers traces the j...

  • Duration:
    54m 29s

Get Report for Ping Chen from San Jose, CA, age ~49
Control profile