Ronald R Yoder

age ~88

from Huntingdon, PA

Also known as:
  • Ronald Yoder Irrevocable
  • Ron R Yoder
Phone and address:
6435 Birch Ln, Huntingdon, PA 16652
8143860579

Ronald Yoder Phones & Addresses

  • 6435 Birch Ln, Huntingdon, PA 16652 • 8143860579
  • Phoenix, AZ
  • Massillon, OH
  • Canton, OH

Resumes

Ronald Yoder Photo 1

Ronald Yoder

view source
Ronald Yoder Photo 2

Ronald Yoder

view source
Location:
United States
Ronald Yoder Photo 3

Ronald Yoder

view source
Location:
United States
Ronald Yoder Photo 4

Independent Machinery Professional

view source
Location:
State College, Pennsylvania Area
Industry:
Machinery
Name / Title
Company / Classification
Phones & Addresses
Ronald Yoder
Principal
Ryby
Business Services at Non-Commercial Site
3269 Ml Rd, Duncansville, PA 16635
Ronald Yoder
President, School Board President
Hollidaysburg Area School District
Elementary/Secondary School
201 Jackson St, Hollidaysburg, PA 16648
8146957431, 8146964454, 8146952315
Ronald Yoder
Principal
Wysy, LLC
Business Services at Non-Commercial Site
3269 Ml Rd, Duncansville, PA 16635

Us Patents

  • Process Switching Register Replication In A Data Processing System

    view source
  • US Patent:
    6363474, Mar 26, 2002
  • Filed:
    Jun 30, 1999
  • Appl. No.:
    09/345229
  • Inventors:
    Lowell McCulley - Phoenix AZ
    Charles Ryan - Phoenix AZ
    Ronald Yoder - Mesa AZ
  • Assignee:
    Bull HN Information Systems Inc. - Billerica MA
  • International Classification:
    G06F 1202
  • US Classification:
    712202, 712228, 712227, 712225, 712248, 712216, 711132
  • Abstract:
    In a data processing system that includes a safe store buffer containing valid copies of all registers, processor transitions from a higher security routine to a lower security routine can be performed in fewer cycles by utilizing a plurality of sets of registers maintained in a round-robin system. Whenever a transition is made to a higher security environment, a switch is made to a different set of registers. Then, when a transition is made back to the lower security environment, a switch is made back to the previous set of registers. Writes to memory copies of registers are detected, and only those registers whose memory copies have been modified are restored from the memory copy.
  • System For Explicitly Referencing A Register For Its Current Content When Performing Processor Context Switch

    view source
  • US Patent:
    61991562, Mar 6, 2001
  • Filed:
    Dec 16, 1998
  • Appl. No.:
    9/212842
  • Inventors:
    Ronald W. Yoder - Mesa AZ
    Lowell McCulley - Glendale AZ
    Russell W. Guenthner - Glendale AZ
  • Assignee:
    Bull HN Information Systems Inc. - Billerica MA
  • International Classification:
    G06F 1202
  • US Classification:
    712228
  • Abstract:
    In a data processing system that includes a safe store buffer containing valid copies of all registers, processor transitions from a higher security routine to a lower security routine can be performed in fewer cycles by loading the safe store buffer from a safe store stack frame, then delaying loading registers either until actually utilized, or by a background process that loads registers utilizing unused memory cycles. A flag is used for each register that indicates whether the register contents are valid. This flag is cleared for each of the registers whenever such a state transition is made. Then, the flag is set for a register when it is referenced and made valid.
  • Binary To Binary Coded Decimal And Binary Coded Decimal To Binary Conversion In A Vlsi Central Processing Unit

    view source
  • US Patent:
    52513211, Oct 5, 1993
  • Filed:
    Sep 30, 1992
  • Appl. No.:
    7/954437
  • Inventors:
    Donald C. Boothroyd - Phoenix AZ
    Clinton B. Eckard - Glendale AZ
    Ronald E. Lange - Glendale AZ
    William A. Shelly - Phoenix AZ
    Ronald W. Yoder - Mesa AZ
  • Assignee:
    Bull HN Information Systems Inc. - Phoenix AZ
  • International Classification:
    G06F 506
  • US Classification:
    395775
  • Abstract:
    Binary-Coded-Decimal to binary (DTB) and binary to Binary Coded Decimal (BTD) instructions are executed by an address and execution (AX) chip, a decimal numeric (DN) chip, and a cache. For a DTB instruction, the DN chip receives the operand to be converted from the cache, saves the sign, and stores it in a conversion register. When a bit is converted, a Ready-to-Send signal is sent on a COMFROM bus with a Ready-to-Receive Command on a COMTO bus causes the AX chip to accept the bit and the DN chip to generate the next bit until the resultant operand is produced. If the operand to be converted is negative, the DN chip inverts each remaining bit after the first "1" to obtain a two's-complement result. The result in either case is sent to the cache. For a BTD instruction, the AX chip receives the operand to be converted from the cache, send the sign bit to the DN chip and then the bits of the operand when the Ready-to-Send and Ready to Ready-to-Receive signals are produced.
  • Basic Operations Synchronization And Local Mode Controller In A Vlsi Central Processor

    view source
  • US Patent:
    56447612, Jul 1, 1997
  • Filed:
    Jun 5, 1992
  • Appl. No.:
    7/893871
  • Inventors:
    Ronald W. Yoder - Mesa AZ
    Ronald E. Lange - Glendale AZ
    William A. Shelly - Phoenix AZ
    Russell W. Guenthner - Glendale AZ
    Richard L. Demers - Peoria AZ
  • Assignee:
    Bull HN Information Systems Inc. - Billerica MA
  • International Classification:
    G06F 922
  • US Classification:
    395595
  • Abstract:
    In order to efficiently undertake the micro-steps required to execute an extended instruction in a central processing unit, a main sequence controller and a separate basic operations controller having its own sequencer and the ability to run semi-autonomously are provided. Normally, the main sequence controller determines the operation of the basic operations controller, but, in the case of execution of, for example, a multi-word instruction requiring extended basic operations, the basic operations controller temporarily takes control over the main controller until the extended basic operations have been completed. The result is a relatively simple sequencer that supports tight micro-coded functions where many of the sequence decisions can be predetermined.
  • Fast Domain Switch And Error Recovery In A Secure Cpu Architecture

    view source
  • US Patent:
    60147571, Jan 11, 2000
  • Filed:
    Dec 19, 1997
  • Appl. No.:
    8/994476
  • Inventors:
    Ronald W. Yoder - Mesa AZ
    Russell W. Guenthner - Mesa AZ
    Wayne R. Buzby - Mesa AZ
  • Assignee:
    Bull HN Information Systems Inc. - Billerica MA
  • International Classification:
    G06F 1100
  • US Classification:
    714 15
  • Abstract:
    In order to gather, store temporarily and efficiently deliver safestore information in a CPU having data manipulation circuitry including a register bank, first and second serially oriented safestore buffers are employed. At suitable times during the processing of information, a copy of the instantaneous contents of the register bank is transferred into the first safestore buffer. After a brief delay, a copy of the first safestore buffer is transferred into the second safestore buffer. If a call for a domain change (which might include a process change or a fault) is sensed, a safestore frame is sent to cache, and the first safestore buffer is loaded from he second safestore buffer rather than from the register bank. Later, during a climb operation, if a restart of the interrupted process is undertaken and the restoration of the register bank is directed to be taken from the first safestore buffer, this source, rather than the safestore frame stored in cache, is employed to obtain a corresponding increase in the rate of restart. In one embodiment, the transfer of information between the register bank and the safestore buffers is carried out on a bit-by-bit basis to achieve additional flexibility of operation and also to conserve integrated circuit space.
  • Safestore Procedure For Efficient Recovery Following A Fault During Execution Of An Iterative Execution Instruction

    view source
  • US Patent:
    59058579, May 18, 1999
  • Filed:
    Mar 19, 1997
  • Appl. No.:
    8/820814
  • Inventors:
    Wayne R. Buzby - Phoeniz AZ
    Ronald W. Yoder - Mesa AZ
    John E. Wilhite - Glendale AZ
  • Assignee:
    Bull HN Information Systems Inc. - Billerica MA
  • International Classification:
    G06F11/00
  • US Classification:
    39518314
  • Abstract:
    In order to gather, store temporarily and efficiently deliver (if needed) safestore information in a fault tolerant central processing unit having data manipulation circuitry including a plurality of software visible registers, a safestore memory for storing the contents of the plurality of software visible registers, after a data manipulation operation, is provided. Iterative execution instructions subject to a page fault are specially handled in that, during execution, status information indicative of the ongoing status and valid intermediate results are additionally stored in the safestore memory. Then, in the event of a page fault encountered during the execution of the iterative execution instruction, execution is suspended until access to a valid copy of the missing page is obtained. When a valid copy becomes available, the execution of the iterative execution instruction is restarted at the point at which the valid intermediate results had been obtained prior to occurrence of the page fault.
  • Data Processing System Processor Delay Instruction

    view source
  • US Patent:
    62302639, May 8, 2001
  • Filed:
    Sep 17, 1998
  • Appl. No.:
    9/156376
  • Inventors:
    Charles P. Ryan - Phoenix AZ
    Ronald W. Yoder - Mesa AZ
    William A. Shelly - Phoenix AZ
  • International Classification:
    G06F 930
  • US Classification:
    712245
  • Abstract:
    A processor (92) in a data processing system (80) provides a DELAY instruction. Executing the DELAY instruction causes the processor (92) to a specified integral number of clock (98) cycles before continuing. Delays are guaranteed to have a linear relationship with a constant slope with the specified number of clock cycles. Incrementing the specified delay through a range allows exhaustive testing of interactions among multiple processors.
  • Apparatus For Synchronizing Multiple Processors In A Data Processing System

    view source
  • US Patent:
    62232282, Apr 24, 2001
  • Filed:
    Sep 17, 1998
  • Appl. No.:
    9/156377
  • Inventors:
    Charles P. Ryan - Glendale AZ
    William A. Shelly - Phoenix AZ
    Ronald W. Yoder - Mesa AZ
  • Assignee:
    Bull HN Information Systems Inc. - Waltham MA
  • International Classification:
    G06F 112
  • US Classification:
    709400
  • Abstract:
    Two instructions are provided to synchronize multiple processors (92) in a data processing system (80). A Transmit Sync instruction (TSYNC) transmits a synchronize processor interrupt (276) to all of the active processors (92) in the system (80). Processors (92) wait for receipt of the synchronize signal (278) by executing a Wait for Sync (WSYNC) instruction. Each of the processors waiting for such a signal (278) is activated at the next clock cycle after receipt of the interrupt signal (278). An optional timeout value is provided to protect against hanging a waiting processor (92) that misses the interrupt (278). Whenever the WSYNC instruction is activated by receipt of the interrupt (278), a trace is started to trace a fixed number of events to an internal Trace Cache (58).

Facebook

Ronald Yoder Photo 5

Ronald Yoder

view source
Ronald Yoder Photo 6

Ronald Yoder

view source
Ronald Yoder Photo 7

Ronald Yoder

view source
Ronald Yoder Photo 8

Ronald Yoder

view source
Ronald Yoder Photo 9

Ronald A Yoder

view source

Flickr

Googleplus

Ronald Yoder Photo 13

Ronald Yoder

Classmates

Ronald Yoder Photo 14

Ronald Yoder

view source
Schools:
Westview High School Topeka IN 1982-1986
Community:
Douglas Wright, Amber Yoder, Dennis Foster, Mechelle Porter, Kim Forehand
Ronald Yoder Photo 15

Ronald Yoder

view source
Schools:
Belleville Mennonite High School Belleville PA 1957-1961
Community:
Betty Peachey, Joyce Peachey
Ronald Yoder Photo 16

Ronald Yoder

view source
Schools:
Northwood High School Nappanee IN 1984-1988
Community:
Ken Becker, Ralph Thomas, Annetta Ingle
Ronald Yoder Photo 17

Ronald Yoder

view source
Schools:
Somerset Vo-Tech School Somerset PA 1984-1988
Community:
Dreama Chrisner, Michele Lindeman, James Sechrengost, Lisa Durst
Ronald Yoder Photo 18

Ronald Yoder

view source
Schools:
Moundridge High School Moundridge KS 1962-1966
Community:
Gary Winsky, Dale Schrag, David Cooper, Bruce Galle, Deb Goering, Debbie Goering, Charles Ewy, Connie Goering, Marilyn Oyer, Vicky Tatro, Donna Goering
Ronald Yoder Photo 19

Ronald Yoder

view source
Schools:
Union High School Rimersburg PA 1965-1969
Community:
Ruth Mong, Robin Bonn, Sandra Buzard
Ronald Yoder Photo 20

Ronald Blount (Yoder)

view source
Schools:
Warwood Elementary School Wheeling WV 1960-1961
Community:
Laurie Bane, Jodi Allen, Samantha Shaffer, John Vessels
Ronald Yoder Photo 21

Ron Yoder, Midland High S...

view source

Youtube

Disturbing YouTube Videos/Channels #13

... Live Action Wallace & Gromit: Ronald Yoder Sr. Entertainment:...

  • Duration:
    18m 4s

Where did Ronald Yoder go?

No! Where my Shirley Beverly French inspired videos go? Look at the cl...

  • Duration:
    30s

Look At The Clown: a child therapy program

A video I design to help my son and possibly other children with their...

  • Duration:
    3m 40s

Memorial Mass of Christian Burial for Ronald ...

Our Lady of the Lake Catholic Church, Mound, Minnesota.

  • Duration:
    52m 55s

Look At The Dog: a child's therapy program

  • Duration:
    3m 22s

#13 - Youth Night - Not a Fan by Ron Yoder - ...

  • Duration:
    47m 48s

Get Report for Ronald R Yoder from Huntingdon, PA, age ~88
Control profile