Accounts Payable Administrator at MicroSeismic, Inc
Location:
Houston, Texas
Industry:
Oil & Energy
Work:
MicroSeismic, Inc - Houston, Texas Area since Apr 2013
Accounts Payable Administrator
Education:
The University of Texas at Austin 2001 - 2006
BA, History, French
University of Houston-Downtown 2015
Bachelor of Business Administration (BBA), Accounting
Aug 2014 to 2000 Customer Business AnalystData Specialist/Communication, Mergers & Acquisitions (Contract)Dublin, CA May 2014 to Aug 2014Networking for Success - Alpha Kappa Psi Davis, CA May 2012 to Jun 2014 Liaison between Alpha Kappa Psi and businesses around DavisSF Magazine San Francisco, CA Jun 2013 to Mar 2014 Ads and Sales Analyst internBest of the Bay - SF Magazine San Francisco, CA Jun 2013 to Mar 2014Dell Davis, CA Feb 2013 to Jan 2014Account ManagerDavis, CA Jun 2012 to Jan 2013Street Festival
Feb 2007 to Feb 2012
Education:
University of California Davis Davis, CA 2014 B.A in Biological Science & Communication
CRESTPOINT SOLUTIONS Pleasanton, CA May 2008 to Sep 2011 Central Office Equipment InstallerTELPRO TECHNOLOGY San Ramon, CA Mar 2004 to May 2008 Central Office Equipment InstallerUNIFI INCORPORATE Fremont, CA Aug 2000 to Jul 2001 Central Office Equipment InstallerTELPRO TECHNOLOGY Benicia, CA Jun 1999 to Aug 2000 Central Office Equipment Installer
Education:
Sanjose City College 2000 Electronics Technology CertifiedComputer Training Academy 1999 Telecommunications Certified
Medicine Doctors
Dr. Tuan A Hoang, San Francisco CA - MD (Doctor of Medicine)
Dr. Hoang graduated from the Med & Pharm Univ, Ho Chi Minh City, Vietnam (942 01 Eff 1/83) in 1972. He works in San Francisco, CA and specializes in General Practice. Dr. Hoang is affiliated with California Pacific Medical Center California Campus and Chinese Hospital.
Dr. Hoang graduated from the Univ of Hue, Fac De Med, Hue, Vietnam (942 02 Eff 1983) in 1972. He works in Philadelphia, PA and specializes in Family Medicine. Dr. Hoang is affiliated with Thomas Jefferson University Hospitals Methodist.
Nong Fan - Irvine CA, US Tuan Hoang - Westminster CA, US Hongtao Jiang - Anaheim CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
G01R 31/28 H04L 5/16 H04L 12/26
US Classification:
714716, 714704, 375221, 370249
Abstract:
A test packet generator () within a physical layer device () may generate test packets to be communicated over a closed communication path established within the physical layer device (). The test packets may include a pseudo-random bit sequence. A receiver within the physical layer device () may receive at least a portion of the generated test packet. A test packet checker () within the physical layer device may compare at least a portion of the received test packets with at least a portion of the generated test packets in order to determine the bit error rate for the physical layer device. A window counter () within the physical layer device () may count at least a portion of a number of bits received within the generated test packets and a number of bits that are in error in at least a portion of the number of bits received. Accordingly, the bit error rate may be calculated based on a ratio of the number of counted bits in error to the number bits counted in the at least a portion of the number of bits received.
System And Method For Performing On-Chip Self-Testing
Hongtao Jiang - Anaheim CA, US Tuan Hoang - Westminster CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
G01R 31/28 G06F 11/00
US Classification:
714715, 714716, 714742
Abstract:
A method for determining whether a physical layer device under test is defective may include establishing a closed communication path between a verified physical layer device and the physical layer device under test via an optical interface of the verified physical layer device and an optical interface of the physical layer device under test. Alternately, the electrical interface may also be used for testing. A packet generator may transmit test packets over the established closed communication path and at least a portion of the test packets from the physical layer device under test may be received by the verified physical layer device. Subsequently, the verified physical layer device may compare at least a portion of the received test packets with at least a portion of the generated test packets in order to determine whether the physical layer device is defective or operational.
Bit Error Rate Based System And Method For Optimizing Communication System Performance
Nong Fan - Irvine CA, US Tuan Hoang - Westminster CA, US Hongtao Jiang - Anaheim CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
H04B 10/08 H04B 17/00 H04B 10/00
US Classification:
398 22, 398 25, 398 27, 398 33, 398136
Abstract:
A system () includes a communication path () and transmits data on a network (). A transmitter () transmits data on the network and a receiver () receives data from the network. A component () in the communication path has a transfer characteristic (C, C, C) adjusted in response to errors in data transmitted over and received from the network in order to reduce the error rate.
System And Method For Determining On-Chip Bit Error Rate (Ber) In A Communication System
Nong Fan - Irvine CA, US Tuan Hoang - Westminster CA, US Hongtao Jiang - Anaheim CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
G06F 11/00
US Classification:
714704, 714738, 714 25, 714735, 375221, 3702361
Abstract:
A method and system for evaluating performance of a device by on-chip determination of BER may include establishing and generating PRBS test packets in a closed communication path internally within a physical layer device (PLD) and a remote PLD. A BER for the PLD may be determined from within the PLD based on a comparison of at least a portion of the generated test packets with at least a portion of the generated test packets transmitted over the closed communication path received by the PLD via the closed communication path from the remote PLD. A transmit path of the PLD may be internally coupled to a receive path of the PLD, and a receive path of the PLD may be internally coupled to a transmit path of the PLD. The PLD may be internally configured to operate in an internal optical loopback mode or an internal electrical loopback mode.
Bit Error Rate Based System And Method For Optimizing Communication System Performance
Nong Fan - Irvine CA, US Tuan Hoang - Westminster CA, US Hongtao Jiang - Anaheim CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
H04B 10/08 H04B 10/00
US Classification:
398 27, 398135, 398138
Abstract:
A system () includes a communication path () and transmits data on a network (). A transmitter () transmits data on the network and a receiver () receives data from the network. A component () in the communication path has a transfer characteristic (C, C, C) adjusted in response to errors in data transmitted over and received from the network in order to reduce the error rate.
Bit Error Rate Based System And Method For Optimizing Communication System Performance
Nong Fan - Irvine CA, US Tuan Hoang - Westminster CA, US Hongtao Jiang - Anaheim CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
H04B 10/08 H04B 10/00
US Classification:
398 23, 398 22, 398136
Abstract:
A system () includes a communication path () and transmits data on a network (). A transmitter () transmits data on the network and a receiver () receives data from the network. A component () in the communication path has a transfer characteristic (C, C, C) adjusted in response to errors in data transmitted over and received from the network in order to reduce the error rate.
System And Method For Implementing A Single Chip Having A Multiple Sub-Layer Phy
Ichiro Fujimori - Irvine CA, US Tuan Hoang - Westminster CA, US Ben Tan - Redondo Beach CA, US Lorenzo Longo - Laguna Beach CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
G06F 15/16
US Classification:
709250, 709200
Abstract:
A system and method are disclosed for supporting 10 Gigabit digital serial communications. Many of the functional components and sublayers of a 10 Gigabit digital serial communications transceiver module are integrated into a single IC chip using the same CMOS technology throughout the single chip. The single chip includes a PMD transmit/receive CMOS sublayer, a PMD PCS CMOS sublayer, a XGXS PCS CMOS sublayer, and a XAUI transmit/receive CMOS sublayer. The single chip supports both 10 Gigabit Ethernet operation and 10 Gigabit Fibre Channel operation. The single chip interfaces to a MAC, an optical PMD, and non-volatile memory.
System And Method For Implementing A Single Chip Having A Multiple Sub-Layer Phy
Ichiro Fujimori - Irvine CA, US Tuan Hoang - Westminster CA, US Ben Tan - Redondo Beach CA, US Lorenzo Longo - Laguna Beach CA, US
Assignee:
Broadcom Corporation - Irvine CA
International Classification:
G06F 15/16
US Classification:
709250, 709200
Abstract:
A system and method are disclosed for supporting 10 Gigabit digital serial communications. Many of the functional components and sublayers of a 10 Gigabit digital serial communications transceiver module are integrated into a single IC chip using the same CMOS technology throughout the single chip. The single chip includes a PMD transmit/receive CMOS sublayer, a PMD PCS CMOS sublayer, a XGXS PCS CMOS sublayer, and a XAUI transmit/receive CMOS sublayer. The single chip supports both 10 Gigabit Ethernet operation and 10 Gigabit Fiber Channel operation. The single chip interfaces to a MAC, an optical PMD, and non-volatile memory.
Youtube
794 HONG TUN BCHTrn ngc tho c tnh chia r Tn ...
HTB thn cm n tt c anh ch em nh ng h knh YouTube ny nh v chia s rng ra ...
Duration:
1h 11m 40s
Tuan Hoang #7 - 2014 Football Highlights 8th ...
Tuan Hoang #7 - Class of 2019 WR and OLB Wichita Falls City View (TX) ...
Duration:
16m 46s
[TUAN HOANG & HOANG ANH] Wedding Slides
Duration:
5m 29s
Sports Spotlight: Tuan Hoang- January 23, 2018
Sports Spotlight: Tuan Hoang- January 23, 2018.
Duration:
2m 32s
Class of 2022 Testimonial feat. Tuan Hoang
Watch our testimonial from our current student, Tuan Hoang, talking ab...
Vietnam Marketing Association, www.MarketingVietnam.org - Secretary General (2009) General Electric - Business Development Manager (2007-2008) Microsoft - Marketing Director (2006-2007) European Chamber of Commerce - Project Director and External Relation Director (2003-2005) Vietnam Australia Training Project for High Ranking Officers - Project Officer and Co-Trainer (2000-2002) Hanoi University of Business Management and Technology - Deputy Dean of Graduate Falculty (1998-2000)
Education:
University of Antwerp - MBA, major in Transport and Logistic Management
About:
Dr. Hoang Anh Tuan devoted his life to high qualiity education. He has trained and motivated more than 100000 executies for top performance in leadership, sales and marketing.
Tagline:
Dr. Hoang Anh Tuan
Bragging Rights:
Educated in USA, EU, Autralia and Vietnam. Travel 36 countries
Tuan Hoang
Work:
Nghệ An - Công nhân (2008-2012) Hoangtuanbph (2014-2051) Nghi huu (2052-2072)
About:
Xấu trai, ít nói và thích sống thật lòng mình
Tagline:
Không có gi nổi bật, thích lối sống hiện đại nhưng luôn ủng hộ những nét đẹp truyền thống của cha ông