Wayne H Eng

age ~69

from San Francisco, CA

Also known as:
  • Wayne Hong Eng
  • Wayne Hong
  • Wayne Heng
Phone and address:
819 Foerster St, San Francisco, CA 94127
4153342836

Wayne Eng Phones & Addresses

  • 819 Foerster St, San Francisco, CA 94127 • 4153342836
  • Sunnyvale, CA
  • Vallejo, CA

Resumes

Wayne Eng Photo 1

Property Loss Control Consultant

view source
Location:
Berkeley, CA
Industry:
Insurance
Work:
Marsh Risk and Insurance
Property Loss Control Consultant
Education:
University of California, Berkeley
Bachelors, Bachelor of Science, Engineering
Skills:
Engineering
Machinery
Wayne Eng Photo 2

Fire Protection Specialist, Pe, Arm

view source
Location:
San Francisco, CA
Industry:
Insurance
Work:
Fire Protection Consulting
Fire Protection Specialist, Pe, Arm

Aig
Regional Account Engineer

Marsh Mar 1997 - Mar 2012
Marsh Risk Consultant

Kemper 1987 - 1997
Lcr
Education:
University of California, Berkeley
Bachelors, Bachelor of Science, Engineering
Skills:
Fire Protection Engineering
Field Work
Risk Assessment
Workers Compensation
Management
Reinsurance
Enterprise Risk Management
Property and Casualty Insurance
General Insurance
Public Speaking
Brokers
Risk Management
Commercial Insurance
Insurance
Underwriting
Wayne Eng Photo 3

Global Head Of Market Strategy | Datacom And Telecommunications

view source
Location:
Sunnyvale, CA
Industry:
Chemicals
Work:
Alpha & Omega Semiconductor Mar 2007 - May 2018
Director, Product Marketing

Henkel Electronic Materials Llc Mar 2007 - May 2018
Global Head of Market Strategy | Datacom and Telecommunications

Leadis Technology Jun 2004 - Jan 2006
Director, Product Marketing

Mysticom Apr 2002 - Jun 2004
Director, Marketing and China Country Manager

Intel Corporation Nov 2000 - Apr 2002
Director, Marketing
Education:
Stony Brook University 1979 - 1983
Skills:
Product Marketing
Semiconductors
Product Management
Ic
Product Development
Analog
Consumer Electronics
Product Launch
Semiconductor Industry
Start Ups
Go To Market Strategy
Cross Functional Team Leadership
Mixed Signal
Integrated Circuits
Power Management
Channel
Program Management
Electronics
Asic
Strategy
Embedded Systems
Sales
Mobile Devices
Integrated Circuit Design
Crm
Strategic Partnerships
Cmos
Eda
Pcb Design
Competitive Analysis
Soc
Processors
Analog Circuit Design
Manufacturing
Product Lifecycle Management
Product Engineering
Technical Marketing
Engineering Management
Circuit Design
Digital Signal Processors
Customer Relationship Management
Hardware Architecture
Wayne Eng Photo 4

Wayne Icenhower P Eng

view source
Wayne Eng Photo 5

Product Marketing And Market Development Executive

view source
Location:
San Francisco Bay Area
Industry:
Semiconductors

Us Patents

  • Low Capacitance Transient Voltage Suppressor (Tvs) With Reduced Clamping Voltage

    view source
  • US Patent:
    20130001694, Jan 3, 2013
  • Filed:
    Jun 28, 2011
  • Appl. No.:
    13/170965
  • Inventors:
    Lingpeng Guan - San Jose CA, US
    Madhur Bobde - Sunnyvale CA, US
    Anup Bhalla - Santa Clara CA, US
    Jun Hu - San Bruno CA, US
    Wayne F. Eng - Danville CA, US
  • Assignee:
    Alpha and Omega Semiconductor Incorporated - Sunnyvale CA
  • International Classification:
    H01L 23/60
    H01L 21/336
  • US Classification:
    257355, 438268, 257E23002, 257E21409
  • Abstract:
    A low capacitance transient voltage suppressor with reduced clamping voltage includes an n+ type substrate, a first epitaxial layer on the substrate, a buried layer formed within the first epitaxial layer, a second epitaxial layer on the first epitaxial layer, and an implant layer formed within the first epitaxial layer below the buried layer. The implant layer extends beyond the buried layer. A first trench is at an edge of the buried layer and an edge of the implant layer. A second trench is at another edge of the buried layer and extends into the implant layer. A third trench is at another edge of the implant layer. Each trench is lined with a dielectric layer. A set of source regions is formed within a top surface of the second epitaxial layer. The trenches and source regions alternate. A pair of implant regions is formed in the second epitaxial layer.
  • Single Package Synchronous Rectifier

    view source
  • US Patent:
    20160049876, Feb 18, 2016
  • Filed:
    Aug 12, 2014
  • Appl. No.:
    14/458104
  • Inventors:
    - Sunnyvale CA, US
    James Park - Seoul, KR
    Xiaotian Zhang - San Jose CA, US
    Benjamin Pun - Santa Clara CA, US
    Yu Ding - Shanghai, CN
    Alex Kim - Seoul, KR
    Wayne F. Eng - Danville CA, US
    Kuang Ming Chang - Fremont CA, US
    Xiaobin Wang - San Jose CA, US
  • International Classification:
    H02M 3/335
  • Abstract:
    A synchronous rectifier comprising a discrete switching device and a controller for controlling the discrete switching device both mounted on a common die pad and packaged in a single package. The packaging of the discrete switching device and the controller together in a single package provides shortest path of connection between the ports of the controller and the switching device, enabling the controller to accurately sense voltage across the switching device thereby avoiding the effect of parasitic inductances and enabling the controller to enable/disable the switching device at the precise time, resulting in improved power consumption and better efficiency.
  • Low Capacitance Transient Voltage Suppressor (Tvs) With Reduced Clamping Voltage

    view source
  • US Patent:
    20140363946, Dec 11, 2014
  • Filed:
    Aug 26, 2014
  • Appl. No.:
    14/469103
  • Inventors:
    - Sunnyvale CA, US
    Madhur Bobde - Sunnyvale CA, US
    Anup Bhalla - Santa Clara CA, US
    Jun Hu - San Bruno CA, US
    Wayne F. Eng - Danville CA, US
  • International Classification:
    H01L 29/66
    H01L 27/02
  • US Classification:
    438380
  • Abstract:
    A low capacitance transient voltage suppressor with reduced clamping voltage includes an n+ type substrate, a first epitaxial layer on the substrate, a buried layer formed within the first epitaxial layer, a second epitaxial layer on the first epitaxial layer, and an implant layer formed within the first epitaxial layer below the buried layer. The implant layer extends beyond the buried layer. A first trench is at an edge of the buried layer and an edge of the implant layer. A second trench is at another edge of the buried layer and extends into the implant layer. Each trench is lined with a dielectric layer. A set of source regions is formed within a top surface of the second epitaxial layer. The trenches and source regions alternate. A pair of implant regions is formed in the second epitaxial layer.
  • Low Capacitance Transient Voltage Suppressor (Tvs) With Reduced Clamping Voltage

    view source
  • US Patent:
    20140134825, May 15, 2014
  • Filed:
    Jan 16, 2014
  • Appl. No.:
    14/157416
  • Inventors:
    - Sunnyvale CA, US
    Madhur Bobde - Sunnyvale CA, US
    Anup Bhalla - Santa Clara CA, US
    Jun Hu - San Bruno CA, US
    Wayne F. Eng - Danville CA, US
  • Assignee:
    Alpha & Omega Semiconductor Incorporated - Sunnyvale CA
  • International Classification:
    H01L 21/822
    H01L 21/265
    H01L 21/762
  • US Classification:
    438430, 438435
  • Abstract:
    A low capacitance transient voltage suppressor with reduced clamping voltage includes an n+ type substrate, a first epitaxial layer on the substrate, a buried layer formed within the first epitaxial layer, a second epitaxial layer on the first epitaxial layer, and an implant layer formed within the first epitaxial layer below the buried layer. The implant layer extends beyond the buried layer. A first trench is at an edge of the buried layer and an edge of the implant layer. A second trench is at another edge of the buried layer and extends into the implant layer. A third trench is at another edge of the implant layer. Each trench is lined with a dielectric layer. A set of source regions is formed within a top surface of the second epitaxial layer. The trenches and source regions alternate. A pair of implant regions is formed in the second epitaxial layer.

Facebook

Wayne Eng Photo 6

Wayne Eng

view source
Friends:
Wayne Eng. Photo Log in to contact Wayne Eng.
Wayne Eng. Photo Log in to contact Wayne Eng.
Wayne Eng Photo 7

Wayne Eng

view source
Wayne Eng Photo 8

Wayne Eng

view source
Wayne Eng Photo 9

Wayne Eng Kok Bo

view source
Wayne Eng Photo 10

Wayne Yap Eng Wai

view source
Wayne Eng Photo 11

Wayne Eng

view source
Wayne Eng Photo 12

Wayne K Eng

view source

Youtube

Wayne | Ep 1: "Get Some Then"

Wayne, a 16 year-old Dirty Harry with a heart of gold, sets out on his...

  • Duration:
    35m 5s

wayne episode (2)

please do not copyright strike. it just for increment.

  • Duration:
    32m 56s

BALLROOM DANCE LESSON ESSENTIALS | Dance Visi...

Our 7th Podcast episode of Conversations With Wayne Eng. Wayne intervi...

  • Duration:
    6m 48s

Wayne & Donna Eng.mpg

Wayne & Donna Eng IN 1989.

  • Duration:
    1m 52s

wayne episode (3)

please do not copyright strike. it just for increment.

  • Duration:
    34m 4s

Eduardo Saucedo & Christy Cote | Dance Vision...

Choose from over 400 lessons, all taught by 40+ champion teachers inst...

  • Duration:
    3m 34s

Classmates

Wayne Eng Photo 13

Wayne Eng

view source
Schools:
Highlands High School Highlands TX 1962-1966
Community:
Danny Davis, Linda Mann
Wayne Eng Photo 14

Wayne Eng

view source
Schools:
Shaunavon High School Shaunavon Afghanistan 1973-1977
Community:
Allen Bleackley, Donna Affleck, Kerry Hammond, Jean Bews, Bruce Cairns, Ken Mckellar, Gail Selvig, Brady Mcfadyen, Paul Taylor, Darwin Aichele
Wayne Eng Photo 15

Wayne Eng, Superior High ...

view source
Wayne Eng Photo 16

Christina Eng, Wayne Hill...

view source
Wayne Eng Photo 17

Highlands High School, Hi...

view source
Graduates:
Laura Laura Lewis (1981-1985),
Wayne Eng (1962-1966),
Josh Underhill (1998-2005)

Flickr


Get Report for Wayne H Eng from San Francisco, CA, age ~69
Control profile