John P Hoang

age ~82

from Winchester, VA

Also known as:
  • John Paul Hoang
  • John M Hoang
  • John P Hong
  • John P Spragge
  • Tung T Hong

John Hoang Phones & Addresses

  • Winchester, VA
  • Fairfax, VA
  • North Chesterfield, VA
  • San Jose, CA
  • 4480 Springfield Rd, Glen Allen, VA 23060 • 8046721581 • 8042736536 • 8043082071
  • 3216 Mountain Rd, Glen Allen, VA 23060 • 8046721585 • 8046721581
  • Springfield, VA
  • Centreville, VA
  • Clifton, VA
  • Billerica, MA
  • Central City, CO

Work

  • Address:
    Suite 800 11350 Random Hills Rd, Fairfax, VA 22030

Ranks

  • Licence:
    Maryland - Active
  • Date:
    1986

Resumes

John Hoang Photo 1

John Hoang Woodbridge, VA

view source
Work:
LeapForce Inc.
Pleasanton, CA
Dec 2013 to Jun 2014
Search Engine Evaluator
Eagles Palace LLC
Woodbridge, VA
Nov 2011 to Sep 2013
Technical/Networking Consultant
Skills:
Data Entry, Typing, 10 Key, Search Engine Ranking, Online Marketing, Email Marketing, Data Management, Microsoft Excel, Microsoft Word, PowerPoint, Microsoft Office, Cloud Applications, WordPress, WordPress Design, HTML, Google Analytics, Google Adwords, Google Webmaster Tools, Google Docs, Adobe Acrobat, PDF Creator
John Hoang Photo 2

John Hoang Sacramento, CA

view source
Work:
Folsom Facility, EWR Division

May 2002 to 2000
Senior Hardware Design Engineer
Spirent Communication Corp
Sunnyvale, CA
Oct 2000 to Nov 2001
Senior Hardware Design Engineer
AEHR TEST SYSTEMS INC
Fremont, CA
1988 to 2000
Senior Hardware Design Engineer
Education:
San Jose State University
1992 to 1995
MS in Electronic Engineering
Sacramento State University
1983 to 1988
BS in Electronic Engineering

Lawyers & Attorneys

John Hoang Photo 3

John Thanh Hoang, Fairfax VA - Lawyer

view source
Address:
Suite 800 11350 Random Hills Rd, Fairfax, VA 22030
7032796458 (Office)
Licenses:
Maryland - Active 1986

Us Patents

  • Wafer Level Burn-In And Electrical Test System And Method

    view source
  • US Patent:
    6562636, May 13, 2003
  • Filed:
    Jul 14, 1999
  • Appl. No.:
    09/353121
  • Inventors:
    John Dinh Hoang - San Jose CA
    Jerry Lobacz - San Mateo CA
  • Assignee:
    Aehr Test Systems - Fremont CA
  • International Classification:
    H01L 2166
  • US Classification:
    438 14, 438 15, 438 16, 438 17, 324760
  • Abstract:
    A burn-in and electrical test system ( ) includes a temperature controlled zone ( ) and a cool zone ( ) separated by a transition zone The temperature controlled zone ( ) is configured to receive a plurality of wafer cartridges ( ) and connect the cartridges ( ) to test electronics ( ) and power electronics ( ), which are mounted in the cool zone ( ). Each of the wafer cartridges ( ) contains a semiconductor wafer incorporating a plurality of integrated circuits. The test electronics ( ) consists of a pattern generator PCB ( ) and a signal driver and fault analysis PCB ( ) connected together by a parallel bus ( ). The pattern generator PCB ( ) and the fault analysis PCB ( ) are connected to a rigid signal probe PCB ( ) in cartridge ( ) to provide a straight through signal path. The probe PCB ( ) is rigid in order to allow close control of capacitance between each signal line and a backplane, thus providing impedance controlled interconnections between a semiconductor wafer under test and the test electronics ( ). The power distribution system ( ) is connected to a probe power PCB ( ) in the cartridge ( ).
  • Wafer Level Burn-In And Electrical Test System And Method

    view source
  • US Patent:
    6682945, Jan 27, 2004
  • Filed:
    May 25, 2001
  • Appl. No.:
    09/865957
  • Inventors:
    John Dinh Hoang - San Jose CA
    Jerzy Lobacz - San Mateo CA
  • Assignee:
    AEHR Test Systems - Fremont CA
  • International Classification:
    H01L 2166
  • US Classification:
    438 14, 438 15, 324758
  • Abstract:
    A burn-in and electrical test system ( ) includes a temperature controlled zone ( ) and a cool zone ( ) separated by a transition zone The temperature controlled zone ( ) is configured to receive a plurality of wafer cartridges ( ) and connect the cartridges ( ) to test electronics ( ) and power electronics ( ), which are mounted in the cool zone ( ). Each of the wafer cartridges ( ) contains a semiconductor wafer incorporating a plurality of integrated circuits. The test electronics ( ) consists of a pattern generator PCB ( ) and a signal driver and fault analysis PCB ( ) connected together by a parallel bus ( ). The pattern generator PCB ( ) and the fault analysis PCB ( ) are connected to a rigid signal probe PCB ( ) in cartridge ( ) to provide a straight through signal path. The probe PCB ( ) is rigid in order to allow close control of capacitance between each signal line and a backplane, thus providing impedance controlled interconnections between a semiconductor wafer under test and the test electronics ( ). The power distribution system ( ) is connected to a probe power PCB ( ) in the cartridge ( ).
  • Wafer Level Burn-In And Electrical Test System And Method

    view source
  • US Patent:
    7619428, Nov 17, 2009
  • Filed:
    Nov 21, 2003
  • Appl. No.:
    10/718825
  • Inventors:
    John Dinh Hoang - San Jose CA, US
    Jerzy Lobacz - San Mateo CA, US
  • Assignee:
    Aehr Test Systems - Fremont CA
  • International Classification:
    G01R 31/02
  • US Classification:
    324760, 438 14
  • Abstract:
    A burn-in and electrical test system () includes a temperature controlled zone () and a cool zone () separated by a transition zone. The temperature controlled zone () is configured to receive a plurality of wafer cartridges () and connect the cartridges () to test electronics () and power electronics (), which are mounted in the cool zone (). Each of the wafer cartridges () contains a semiconductor wafer incorporating a plurality of integrated circuits. The test electronics () consists of a pattern generator PCB () and a signal driver and fault analysis PCB () connected together by a parallel bus (). The pattern generator PCB () and the fault analysis PCB () are connected to a rigid signal probe PCB () in cartridge () to provide a straight through signal path. The probe PCB () is rigid in order to allow close control of capacitance between each signal line and a backplane, thus providing impedance controlled interconnections between a semiconductor wafer under test and the test electronics (). The power distribution system () is connected to a probe power PCB () in the cartridge ().
  • Wafer Level Burn-In And Electrical Test System And Method

    view source
  • US Patent:
    7928754, Apr 19, 2011
  • Filed:
    Oct 6, 2009
  • Appl. No.:
    12/574447
  • Inventors:
    John Dinh Hoang - San Jose CA, US
    Jerzy Lobacz - San Mateo CA, US
  • Assignee:
    Aehr Test Systems - Fremont CA
  • International Classification:
    G01R 31/02
  • US Classification:
    32476205, 32475005
  • Abstract:
    A burn-in and electrical test system () includes a temperature controlled zone () and a cool zone () separated by a transition zone. The temperature controlled zone () is configured to receive a plurality of wafer cartridges () and connect the cartridges () to test electronics () and power electronics (), which are mounted in the cool zone (). Each of the wafer cartridges () contains a semiconductor wafer incorporating a plurality of integrated circuits. The test electronics () consists of a pattern generator PCB () and a signal driver and fault analysis PCB () connected together by a parallel bus (). The pattern generator PCB () and the fault analysis PCB () are connected to a rigid signal probe PCB () in cartridge () to provide a straight through signal path. The probe PCB () is rigid in order to allow close control of capacitance between each signal line and a backplane, thus providing impedance controlled interconnections between a semiconductor wafer under test and the test electronics (). The power distribution system () is connected to a probe power PCB () in the cartridge ().
  • Self-Aligned Vertical Integration Of Three-Terminal Memory Devices

    view source
  • US Patent:
    20210391355, Dec 16, 2021
  • Filed:
    Oct 22, 2019
  • Appl. No.:
    17/283645
  • Inventors:
    - Fremont CA, US
    Meihua SHEN - Fremont CA, US
    John HOANG - Fremont CA, US
    Hui-Jung WU - Pleasanton CA, US
    Gereng GUNAWAN - Saratoga CA, US
    Yang PAN - Los Altos CA, US
  • International Classification:
    H01L 27/11582
    H01L 27/11519
    H01L 27/11556
    H01L 27/11565
    H01L 27/11587
    H01L 27/11597
  • Abstract:
    A three-dimensional (3D) memory structure includes memory cells and a plurality of oxide layers and a plurality of word line layers. The plurality of oxide layers and the plurality of word line layers are alternately stacked in a first direction. A plurality of double channel holes extend through the plurality of oxide layers and the plurality of word line layers in the first direction. The plurality of double channel holes have a peanut-shaped cross-section in a second direction that is transverse to the first direction.
  • Cobalt Etch Back

    view source
  • US Patent:
    20180102236, Apr 12, 2018
  • Filed:
    Nov 28, 2017
  • Appl. No.:
    15/824987
  • Inventors:
    - Fremont CA, US
    Baosuo Zhou - Redwood City CA, US
    Meihua Shen - Fremont CA, US
    Thorsten Lill - Santa Clara CA, US
    John Hoang - Fremont CA, US
  • Assignee:
    Lam Research Corporation - Fremont CA
  • International Classification:
    H01J 37/32
    H01L 21/3213
  • Abstract:
    Methods of etching cobalt on substrates are provided. Some methods involve exposing the substrate to a boron-containing halide gas and an additive, and exposing the substrate to an activation gas and a plasma. Additives improve selectively depositing a thicker layer of a boron-containing halide material on a surface of a mask than on a surface of a metal. Additives include H, CH, CF, NF, and Cl. Boron-containing halide gases include BCl, BBr, BF, and Bl. Exposures may be performed in two or more cycles, with variations in durations and/or bias power for each exposure in the two or more cycles.
  • Cobalt Etch Back

    view source
  • US Patent:
    20160314985, Oct 27, 2016
  • Filed:
    Jun 24, 2015
  • Appl. No.:
    14/749285
  • Inventors:
    - Fremont CA, US
    Baosuo Zhou - Redwood City CA, US
    Meihua Shen - Fremont CA, US
    Thorsten Lill - Santa Clara CA, US
    John Hoang - Fremont CA, US
  • International Classification:
    H01L 21/3065
    H01L 21/308
  • Abstract:
    Methods of etching cobalt on substrates are provided. Some methods involve exposing the substrate to a boron-containing halide gas and an additive, and exposing the substrate to an activation gas and a plasma. Additives improve selectively depositing a thicker layer of a boron-containing halide material on a surface of a mask than on a surface of a metal. Additives include H, CH, CF, NF, and Cl. Boron-containing halide gases include BCl, BBr, BF, and BI. Exposures may be performed in two or more cycles, with variations in durations and/or bias power for each exposure in the two or more cycles.
  • Novel Method To Etch Copper Barrier Film

    view source
  • US Patent:
    20160104630, Apr 14, 2016
  • Filed:
    Dec 22, 2014
  • Appl. No.:
    14/579822
  • Inventors:
    - Fremont CA, US
    Ji ZHU - Castro Valley CA, US
    Shuogang HUANG - San Jose CA, US
    Baosuo ZHOU - Redwood City CA, US
    John HOANG - Fremont CA, US
    Prithu SHARMA - Santa Clara CA, US
    Thorsten LILL - Santa Clara CA, US
  • International Classification:
    H01L 21/3213
    H01L 21/768
  • Abstract:
    A method of opening a barrier film below copper structures in a stack is provided. A pulsed gas is provided into a plasma processing chamber, wherein the providing the pulsed gas comprises providing a pulsed Hcontaining gas and providing a pulsed halogen containing gas, wherein the pulsed Hcontaining gas and the pulsed halogen containing gas are pulsed out of phase, and wherein the pulsed Hcontaining gas has an Hhigh flow period and the pulsed halogen containing gas has a halogen containing gas high flow period, wherein the Hhigh flow period is greater than the halogen containing gas high flow period. The pulsed gas is formed into a plasma. The copper structures and the barrier film are exposed to the plasma, which etches the barrier film. In another embodiment, a wet and dry cyclical process may be used.
Name / Title
Company / Classification
Phones & Addresses
John Hoang
Principal
Rockit Entertainment
Entertainer/Entertainment Group
2219 Emerald Hl Cir, San Jose, CA 95131
John Hoang
Vegan Distribution
Food & Beverages · Nonclassifiable Establishments · Whol Groceries
2437 Tripaldi Way, Hayward, CA 94545
1541 Hays St, San Leandro, CA 94577
John Hoang
H&J Landscaping Services
Stamped Concrete · Deck Cleaning · Decks · Drain Pipe · Concrete Driveway · Fencing · Landscaper · Hardscaping
3525 Cosmic Way, Fremont, CA 94538
5104401532
John Hoang
President, Technical Manager
Innovative Solutions Consulting
Computer Related Services
9401 Oakington Dr, Fairfax, VA 22039
7036900931

Plaxo

John Hoang Photo 4

John Hoang Sarvey

view source
Boston, MA

Classmates

John Hoang Photo 5

John Hoang

view source
Schools:
Pleasant Valley Baptist School Chico CA 1994-1998
Community:
Sherry Wess, Roy Gillham, Allen Stalions, George Peltier, Summer Seal, Jesse Ruhl
John Hoang Photo 6

John Hoang

view source
Schools:
Independence School Independence CA 1993-1997
Community:
Christina Alcantar, Daniel Castellanos, Danny Johnson, Linda Garrett
John Hoang Photo 7

John Hoang

view source
Schools:
Fairfield Junior High School Kaysville UT 2001-2005
John Hoang Photo 8

John Hoang

view source
Schools:
SAVANNAH HIGH Savannah GA 1998-2002
Community:
Audrey Sandbeck, Sandra Hixon
John Hoang Photo 9

John Hoang

view source
Schools:
Northwest Classen High School Oklahoma City OK 1991-1995
Community:
Jeffrey Jackson, Christy Selig, Darius Walters, Frankie Robinson, Yesenia Zapata
John Hoang Photo 10

John Hoang

view source
Schools:
Hamilton Middle School Seattle WA 2000-2004
Community:
Doug Rambo, Mark Mabie, Manuel Castano, Sharaana Horton
John Hoang Photo 11

John Hoang

view source
Schools:
St. Maria Goretti School Arlington TX 1998-2002
Community:
Matthew Walusimbi, Allison Hayden, Elaine Hight
John Hoang Photo 12

St. Maria Goretti School...

view source
Graduates:
John Hoang (1998-2002),
Lori Atwood (1977-1986),
Michael Freedlund (1955-1965),
Elaine Hight (1963-1971),
Brittany Allen (2000-2004),
Frances Pieters (1961-1965)

Youtube

john hoang - catch a vibe (official video)

JOHN HOANG 2017 STREAM: Produced by: John Hoang Video Shot by:...

  • Duration:
    3m 26s

john hoang - "catch a vibe 2" (official music...

john hoang 2022 produced by john hoang stream: socials: ...

  • Duration:
    3m 46s

1648 bay mu knh Chang Chang TV by Hong John

Cc bn hy nhn nt ng k ng h ti ra thm nhiu video hay hn na nh. Cm n bn...

  • Duration:
    10m 16s

John Hoang - "Potential" (Official Video)

Thank you to all the people that helped with this. DOWNLOAD/STREAM: ...

  • Duration:
    3m 9s

john hoang - "another chance" (official music...

john hoang 2020 listen/stream: hyperurl.co/anot... produced by john h...

  • Duration:
    3m 21s

john hoang - GRADUSSY FREESTYLE (official mus...

john hoang 2022 streaming: smarturl.it/GRAD... produced by john hoang...

  • Duration:
    2m 39s

Myspace

John Hoang Photo 13

John Hoang

view source
Locality:
Houston, Texas
Gender:
Male
Birthday:
1937
John Hoang Photo 14

John Hoang

view source
Locality:
Garden grove, California
Gender:
Male
Birthday:
1951
John Hoang Photo 15

john hoang

view source
Locality:
DAVIS, CALIFORNIA
Gender:
Male
Birthday:
1944
John Hoang Photo 16

John Hoang

view source
Locality:
California
Gender:
Male
Birthday:
1951
John Hoang Photo 17

John Hoang

view source
Locality:
SAN JOSE, CALIFORNIA
Gender:
Male
Birthday:
1948
John Hoang Photo 18

John Hoang

view source
Locality:
Anaheim, CALIFORNIA
Gender:
Male
Birthday:
1947
John Hoang Photo 19

John Hoang

view source
Locality:
Gilroy, CALIFORNIA
Gender:
Male
Birthday:
1941

Googleplus

John Hoang Photo 20

John Hoang

Work:
STL Stores Inc. (2011)
LTD Online Stores Inc. - Sales Rep. (2010-2012)
Education:
University of California, San Diego - Psychology/Biology
About:
Skies the limit!
Tagline:
President of Sales - Ecommerce
Bragging Rights:
My pug is wrinklier than yours.
John Hoang Photo 21

John Hoang

Education:
University of Texas at Arlington - Computer Science & Engineering
About:
Rlfsociety.com
John Hoang Photo 22

John Hoang

Education:
Georgia Institute of Technology
Bragging Rights:
Junior world champion... of the world in tae kwon do.
John Hoang Photo 23

John Hoang

Education:
St Marys Cathedral College
John Hoang Photo 24

John Hoang

About:
Yep...  
Tagline:
East Side!
John Hoang Photo 25

John Hoang

John Hoang Photo 26

John Hoang

John Hoang Photo 27

John Hoang

Facebook

John Hoang Photo 28

John Hoang Nguyen

view source
John Hoang Photo 29

Hoang John

view source
John Hoang Photo 30

John M. Hoang

view source
John Hoang Photo 31

John Hoang Pham

view source
John Hoang Photo 32

John Hoang

view source
John Hoang Photo 33

John Hoang

view source
John Hoang Photo 34

John Hoang

view source
John Hoang Photo 35

John Hoang

view source

Flickr

News

2012 WSOP Day 1B: Main Event Winners And Losers

view source
  • On the other side of the coin, finishing top of the chip counts on Day 1b was John Hoang on 180k followed by James Schafer (171,250) and 2012 WSOP bracelet winner Vanessa Selbst in 3rd (168,350), helped along by an AA versus KK match-up at the end of the day.
  • Date: Jul 09, 2012
  • Category: Entertainment
  • Source: Google

Get Report for John P Hoang from Winchester, VA, age ~82
Control profile