David William Boerstler - Round Rock TX Harm Peter Hofstee - Austin TX Hung Cai Ngo - Austin TX Kevin John Nowka - Round Rock TX
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
H03H 1126
US Classification:
327261, 327530
Abstract:
A method and apparatus for adjusting time delays in circuits with multiple operating supply voltages are disclosed. A voltage level detector and a delay means are coupled to a critical timing circuit of an integrated circuit capable of operating at multiple supply voltages. The voltage level detector detects a supply voltage at which the integrated circuit is operating. When the operating supply voltage of the integrated circuit changes from a first voltage level to a second voltage level, the voltage level detector sends a signal to the delay means and to a current enhancement circuit such that the delay means and current enhancement circuit can automatically modify the delay of the switching time of an output signal from the critical timing circuit.
Method And Apparatus For Selectable Wordline Boosting In A Memory Device
Ohsang Kwon - Austin TX Hung Cai Ngo - Austin TX Kevin John Nowka - Round Rock TX
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G11C 800
US Classification:
36523006, 36518911, 36518907
Abstract:
A method and apparatus for selectable word line boosting in a memory device provides operating of the memory device over wide power supply ranges. A voltage reference and a comparator determine whether or not the power supply voltage has dropped below the range in which word line boosting is not required. If the power supply voltage has dropped, word line boosting is enabled, improving the noise margin and access time of the memory when operating at lower voltages.
Sang Hoo Dhong - Austin TX Hung Cai Ngo - Austin TX Kevin John Nowka - Round Rock TX
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G06F 750
US Classification:
708708, 708702, 708629
Abstract:
A 6-to-3 carry-save binary adder is disclosed. The 6-to-3 carry-save adder includes a means for receiving six data inputs and a means for simultaneously adding the six data inputs to generate a first data output, a second data output, and a third data output. The first data output is a SUM output, the second data output is a CARRY output, and the third data output is a CARRY output.
Leading Zero/One Anticipator Having An Integrated Sign Selector
Sang Hoo Dhong - Austin TX Kyung Tek Lee - Austin TX Hung Cai Ngo - Austin TX Kevin John Nowka - Round Rock TX
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G06F 501
US Classification:
708205, 708211
Abstract:
A zero/one anticipator having an integrated sign selector is disclosed. A leading zeros string and a leading ones string are generated by examining carry propagates, generates, and kills of two adjacent bits of two input operands to an adder within a floating-point processor. The leading zeros string is for a positive sum, and the leading ones string is for a negative sum. A normalization shift amount is then determined from the leading zeros string and the leading ones string. A sign of a sum of the two input operands is then determined separately but concurrently with the normalization shift amount determination process. The sign is then utilized to select either the positive sum or the negative sum for a proper normalization shift amount.
Sang Hoo Dhong - Austin TX Hung Cai Ngo - Austin TX Jaehong Park - Austin TX Joel Abraham Silberman - Somers NY
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G06F 700
US Classification:
708209
Abstract:
A dual mode rotator capable of performing 32-bit and 64-bit rotation. According to a preferred embodiment, the dual mode rotator includes a first, second, and third rotator units wherein each rotator has a plurality of inputs and outputs. The inputs of the second rotator are operatively connected to the corresponding outputs of the first rotator unit. The inputs of the third rotator unit are operatively connected to the corresponding outputs of the second rotator. Responsive to selection of 32-bit rotation mode, the upper half of the inputs to the first rotator are zero and the lower half of the outputs of the third rotator are replicated in the upper half of the outputs of the third rotator.
System And Method For Reducing Latency In A Dynamic Circuit
Kevin J. Nowka - Round Rock TX Hung Cai Ngo - Austin TX Jieming Qi - Austin TX
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
H03K 19096
US Classification:
326 96, 326 95
Abstract:
A dynamic circuit having reduced dynamic node switching latency. The operating status of the dynamic circuit alternates between a pre-charge phase in which a pre-charge device charges the dynamic node, and an evaluation phase in which data at the input of the dynamic circuit may or may not precipitate a dynamic node discharge. Each evaluation phase may be characterized as including an initial standby interval prior to the evaluation discharge, followed by an evaluate interval over which the dynamic node completes an evaluation discharge. A standby device is utilized to drive an output of the dynamic circuit low during a pre-charge phase and to maintain the output low during an standby interval in which dynamic circuit inputs do not result in the dynamic node being discharged. The dynamic circuit includes a standby control circuit that disables the standby device during the evaluation interval, resulting in reduced dynamic node switching capacitance. The dynamic circuit may further include a keeper device connected in parallel with the pre-charge device, wherein the keeper device maintains the dynamic node charged during the standby interval of an evaluation phase.
Method And System For Utilizing Hostile-Switching Neighbors To Improve Interconnect Speed For High Performance Processors
International Business Machines Corporation - Armonk NY
International Classification:
H03K 1716
US Classification:
326 21, 326 30, 326 86, 326 90, 326 17, 327170
Abstract:
Disclosed is a system for reducing propagation delays caused by capacitive coupling of RC interconnects. The system comprises a first interconnect utilized for propagating signals, a second interconnect also utilized for propagating signals but which propagates signals at a faster rate than the first interconnect, and a charge dumping circuit with an input coupled to a point on the second interconnect and an output coupled to a corresponding point on the first interconnect. The charge dumping circuit includes a pulse generation circuit and a select-signal generation circuit, both of which are utilized to enable charge to be dumped from the second interconnect to the first interconnect to increase switching times of the signals propagating on the first interconnect and improve overall propagation speed.
David W. Boerstler - Round Rock TX Gary D. Carpenter - Pflugerville TX Hung C. Ngo - Austin TX Kevin J. Nowka - Round Rock TX
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
H03K 2100
US Classification:
377 47, 327115, 327117, 327159, 327415
Abstract:
A clock divider circuit receives a first clock signal and frequency divides the first clock signal to generate a second clock signal. The first and second clocks are inputs to multiplexer (MUX) that selects one of the clocks as the MUX output based on the state of a MUX control signal. The MUX output is combined with a latched Freeze clock signal in an AND gate to generate a clock output signal. The state of Bypass logic signal determines which clock signal is selected as the clock output signal. The Bypass logic signal is received in a latch circuit which latches the Bypass logic signal in two series latches one latch latching on the positive edge and one on the negative edge of the MUX output. The output of the second latch is latched in a third latch on when a NOR logic gate signals the first and second clock are concurrently at a logic zero assuring that the MUX output is changed only when both clocks are low. The clock output signal is gated with the latched Freeze clock signal in the AND logic gate.
License Records
Hung Tan Ngo
License #:
1206001668
Category:
Nail Technician License
Hung Duc Ngo
Address:
12902 Lazyfield Trl, Austin, TX 78727
Phone:
5122010944
License #:
1618592 - Active
Category:
Cosmetology Manicurist
Expiration Date:
Aug 5, 2018
Hung Van Ngo
License #:
1158 - Expired
Category:
Nail Technology
Issued Date:
Jan 1, 2000
Effective Date:
Feb 28, 2002
Expiration Date:
Dec 31, 2001
Type:
Nail Technician
Name / Title
Company / Classification
Phones & Addresses
Hung Ngo Advisor, Director
SOUTH EAST ASIA SEA RESEARCH FOUNDATION Civic/Social Association
4603 Yellow Rose Trl, Austin, TX 78749 201 Bell Hall, Buffalo, NY 14260
Googleplus
Hung Ngo
Work:
Ok - Cong chuc
Education:
Dai hoc cong nghiep thai nguyen - Xay dung dan dung va cong nghiep
Relationship:
Single
About:
Oooooooooooooooooooooooooookkk...
Bragging Rights:
Chua vo
Hung Ngo
Work:
Quán phở - Bưng bê
Education:
Trường đời - Chuyên ngành "Phũ phàng"
About:
Giới thiệu một chút về bản thân bạn ở đây để mọi người biết họ đã tìm đúng hung. Tìm đúng rồi, yên tâm đê.
Bragging Rights:
Học xong phổ thông, có 3 con
Hung Ngo
Work:
Mọi nơi
Relationship:
Single
About:
Xin chào mọi người rất vui khi được làm quen.hi
Hung Ngo
Work:
Extron Electronics
Education:
California Polytechnic State University - Computer Science
Hung Ngo
Work:
Yamaha - Cong nhan (2011)
Hung Ngo
Work:
K840
Education:
Tsq công binh
Hung Ngo
Work:
Cong ty cp xay dung Vinh An - Phong KT (2009)
Hung Ngo
Work:
Sapa Ict
Youtube
Effortless Fall Ready Makeup | Hung Vanngo
PRODUCTS: Harry Josh Pro Tools Pro Makeup & Wave Setting Clips SKINC...
Duration:
22m 50s
Giao Lu Cu Long Cho Anh Trai Chi H Cng ng | C...
Duration:
7m 59s
t Nhp Vo Khu Luyn Cng Ca Nhng Ch Huyt Long Kh...
C Rng Hung Ngo Xin Cho Tt C Anh Ch Em am M C Rng Ni Chung V Dng C Rng ...
Duration:
16m 50s
Hung Ngo: Immigrant Stories
Hung Ngo was born in Saigon, Vietnam and served as an officer in the S...
Duration:
5m 13s
Naturally Enhanced Makeup With Special Guest ...
Follow me on instagram: TALENT: ...
Duration:
22m 57s
The Ultimate Natural Tone Makeup | Hung Vanngo
PRODUCTS" Harry Josh Pro Tools Pro Makeup & Wave Setting Clips SKINC...