Paul Jungsub Song

age ~58

from San Diego, CA

Also known as:
  • Paul J Song
  • Jung S Song
  • Sub Song Jung
  • Jung Sun Song
  • Jungsub Song

Paul Song Phones & Addresses

  • San Diego, CA
  • Irvine, CA
  • San Jose, CA
  • Orange, CA
  • Fremont, CA

Real Estate Brokers

Paul Song Photo 1

Paul Song, Irvine CA Agent

view source
Work:
Coldwell Banker
Irvine, CA
9495522600 (Phone)
Paul Song Photo 2

Paul Song, S El Monte CA

view source
Specialties:
Property Management
Work:
LA County Assessor
1190 Durfee Ave, S El Monte, CA 91733
6263752714 (Office)

Resumes

Paul Song Photo 3

Paul Song Los Angeles, CA

view source
Work:
Doctor Evidence

Sep 2011 to 2000
Vice President, Client Solutions
Doctor Evidence
Los Angeles, CA
Apr 2010 to Sep 2011
Director, Clinical Affairs
University of California
Los Angeles, CA
Sep 2009 to Mar 2010
Technology Transfer Intern
Morris Polich & Purdy, LLP
Los Angeles, CA
Aug 2008 to May 2009
Law Clerk
Los Angeles City Attorney's Office
Los Angeles, CA
Jan 2008 to May 2008
Law Clerk, Central Trials Division, City of Los Angeles
Los Angeles Superior Court
Torrance, CA
Jun 2006 to Aug 2006
Law Clerk, Judge Andrew C. Kauffman
Cerner LifeSciences Inc
Los Angeles, CA
Oct 2002 to Apr 2006
Senior Research Associate
Education:
Southwestern University School of Law
Los Angeles, CA
May 2009
Juris Doctor in Intellectual Property
Boston University School of Public
Boston, MA
May 2001
Master of Public Health in Health Services
University of California
Riverside, CA
Jun 1999
Bachelor of Science in Biology
Paul Song Photo 4

Paul Song Bothell, WA

view source
Work:
Optimum Energy

Apr 2013 to 2000
Senior Manager, Optimization Services
Symform
Seattle, WA
May 2010 to Apr 2013
Technical Support Manager, Sales Engineer
POS Core Technologies
Redmond, WA
Aug 2006 to May 2010
Account Executive
Panera Bread
Issaquah, WA
Sep 2005 to Aug 2006
Manager
Caffe Adria
San Jose, CA
May 2004 to Jul 2005
Manager
West Valley Presbyterian Church
Cupertino, CA
Apr 2004 to Jul 2005
Director of Youth Ministries
PriceGrabber.com
Culver City, CA
Aug 2003 to Mar 2004
Sales/New Accounts Manager
Education:
University of California
Los Angeles, CA
Jun 2003
B.A. in International Relations
Name / Title
Company / Classification
Phones & Addresses
Soonam Song
Owner
Era New Star Realty
Real Estate Agents and Managers
33522 Niguel Road #200, Dana Point, CA 92629
Paul Song
Owner
Era New Star Realty
33522 Niguel Rd #200, Dana Point, CA 92629
7146366900
Paul Song
Owner
Men's World
Mfg Men's/Boy's Clothing
923 S Euclid St, Anaheim, CA 92802
7147748004
Paul Song
President
KNOWLEDGE MANAGERS
PO Box 1581, Cupertino, CA 95015
Paul K. Song
President
SHIN & SONG, APC
2151 Michelson Dr STE 136, Irvine, CA 92612
15420 Laguna Cyn Rd, Irvine, CA 92618

Us Patents

  • Local Row Decoder And Associated Control Logic For Fowler-Nordheim Tunneling Based Flash Memory

    view source
  • US Patent:
    59911980, Nov 23, 1999
  • Filed:
    Apr 2, 1998
  • Appl. No.:
    9/054423
  • Inventors:
    Paul Jei-Zen Song - Sunnyvale CA
    Keyhan Sinai - Santa Clara CA
  • Assignee:
    NexFlash Technologies, Inc. - Santa Clara CA
  • International Classification:
    G11C 1604
  • US Classification:
    36518511
  • Abstract:
    A semiconductor non-volatile memory device is disclosed which is based on the use of Fowler-Nordheim electron tunneling to charge and discharge the isolated gates of the storage cells. Furthermore, the disclosed memory device includes global decoder circuitry capable of passing either positive or negative voltages to a set of global word lines controlling-local decoder circuitry, said local controller circuitry in turn controlling row select lines or local word lines. Each local decoder controls a multiplicity of word lines. The local decoder circuitry is located in physical proximity to specific memory sectors thus resulting in an improved layout of the decoder circuitry and enabling the selection of one of the multiplicity of word lines within said sector by means of electrical control lines. The electrical control lines select one of the multiplicity of rows within a memory sector and deselect all the remaining rows. Logic control circuitry is provided to control the logic of the local row decoders.
  • Leakage Improved Charge Pump For Nonvolatile Memory Device

    view source
  • US Patent:
    60695196, May 30, 2000
  • Filed:
    Jun 10, 1998
  • Appl. No.:
    9/095199
  • Inventors:
    Paul Jei-Zen Song - Sunnyvale CA
  • Assignee:
    Integrated Silicon Solution Inc. - Santa Clara CA
  • International Classification:
    G11C 700
  • US Classification:
    327536
  • Abstract:
    A distribution charge pump is disclosed that reduces leakage from a VPP node where a programming voltage (VPP) is provided. The distribution charge pump includes a pump section and a biasing network. The pump section, in response to input signals at 0V or VCC, generates corresponding output signals at 0V or VPP, respectively. Typically, VCC can be between 2V and 5V and VPP can be between 11V and 15V. The pump section includes two n-channel transistors that bootstrap each other to cooperatively pull up the output node to VPP in response to an input signal of VCC. When the charge pump is active, one of the transistors, a native-mode device, transfers charge from the VPP node to an internal node where charge is stored by a capacitor. The biasing network reduces leakage current from the VPP node through the native-mode transistor when the charge pump is inactive. The biasing network accomplishes this by setting the voltage at the internal node when the charge pump is inactive so that the native-mode transistor is back biased and, therefore, off.
  • System And Method For Controlling Source Current And Voltage During Flash Memory Erase Operations

    view source
  • US Patent:
    56423101, Jun 24, 1997
  • Filed:
    Feb 2, 1996
  • Appl. No.:
    8/596432
  • Inventors:
    Paul Jei-zen Song - Sunnyvale CA
  • Assignee:
    Integrated Silicon Solution Inc. - Santa Clara CA
  • International Classification:
    G11C 700
  • US Classification:
    36518529
  • Abstract:
    A double erase control circuit is disclosed for use with an EEPROM/flash memory system wherein each memory cell can be read, erased or programmed based, in part, on the voltage level of a word line coupled to the gate of each of the memory cells. A host selectively erases flash memory cells by placing 0 VDC on the word lines and a large positive voltage (10. 4 VDC to 10. 8 VDC) on an array virtual ground supply (VVSS) line while the drains of the memory cells float. The voltage and current on the VVSS line are simultaneously controlled using voltage and current control circuitry that are responsive to a high erase signal that is asserted by the host during an erase operation. When the erase signal is high, the voltage control circuitry uses a comparator, a stable reference voltage (1. 28 VDC) derived from a band-gap reference and a feedback loop to maintain VVSS at the target source erase voltage (i. e. , 10. 4 VDC to 10. 8 VDC).
  • Program Drain Voltage Control For Eprom/Flash

    view source
  • US Patent:
    55684254, Oct 22, 1996
  • Filed:
    Feb 2, 1996
  • Appl. No.:
    8/596408
  • Inventors:
    Paul J. Song - Sunnyvale CA
  • Assignee:
    Integrated Silicon Solution, Inc. - Sunnyvale CA
  • International Classification:
    G11C 1300
  • US Classification:
    36518533
  • Abstract:
    A program drain voltage control system is disclosed for use within an EPROM/flash memory system wherein each memory cell is coupled in series with plural y selection transistors. When the EPROM/flash memory system is in programming mode, the control system maintains the program drain voltage of EPROM/flash memory cells being programmed at a target drain voltage (+6. 1 VDC ). Drain voltage control is accomplished using a current control circuit and a voltage control circuit. The voltage control circuit uses a comparator driven by a voltage reference signal (+1. 28 VDC) derived from the bandgap reference and by a voltage divider output. When the output from the voltage divider is larger than the reference voltage, the comparator output goes high, turning on a pulldown transistor, which pulls down the node where the target voltage is to be established. So that the target drain voltage is correctly mirrored at the drain of the memory cells being programmed, the target drain voltage is coupled to the drain of a first of the y selector transistor through a like number of identical pass transistors. The current control circuit uses a n-channel native transistor whose gate is coupled to the same voltage reference (1.
  • Drain Voltage Pump Circuit For Nonvolatile Memory Device

    view source
  • US Patent:
    58187669, Oct 6, 1998
  • Filed:
    Mar 5, 1997
  • Appl. No.:
    8/811946
  • Inventors:
    Paul Jei-Zen Song - Sunnyvale CA
  • Assignee:
    Integrated Silicon Solution Inc. - Santa Clara CA
  • International Classification:
    G11C 700
  • US Classification:
    36518911
  • Abstract:
    A program drain voltage pump is provided that employs multiple pumping sections that are adaptively controlled to provide a pumped drain voltage (VD) that rises smoothly and rapidly to an optimum VD level for programming EPROM or flash memory cells and maintains VD at the optimum level with minimal ripple. The pumping sections are configured to pump a common VD node that is coupled to the drains of the EPROM or flash memory cells. Each pumping section is driven by a clock signal whose pulses are out of phase with the clock signals driving the other pumping sections. All of the clock signals have roughly the same frequency. Due to the staggered clocks, each pump is activated during a different respective time period, which smooths out VD. Additionally, to provide an even faster and smoother pumped VD than with multiphase clocking alone, an embedded controller is provided that adaptively adjusts the frequency and slew rate of the various clock pulses throughout the pumping operation, which alters the amount by which VD is raised for a given clock pulse.
  • Program Verify And Erase Verify Control Circuit For Eprom/Flash

    view source
  • US Patent:
    55792626, Nov 26, 1996
  • Filed:
    Feb 5, 1996
  • Appl. No.:
    8/596505
  • Inventors:
    Paul J. Song - Sunnyvale CA
  • Assignee:
    Integrated Silicon Solution, Inc. - Sunnyvale CA
  • International Classification:
    G11C 1300
  • US Classification:
    36518533
  • Abstract:
    A program verify and erase verify control circuit is disclosed for use with an EEPROM/flash memory system wherein each memory cell can be read, erased or programmed based, in part, on the voltage level of a word line coupled to the gate of each of the memory cells. Program operations are verified by placing a worst case (i. e. , highest) read voltage on the word lines of programmed memory cells. Similarly, erase operations are verified by placing a worst case (i. e. , lowest) read voltage on the word lines of erased memory cells. So that there worst case voltages are stable and reproducible, they are generated using a feedback control circuit consisting of a comparator driven by a bandgap voltage reference (+1. 28 VDC ), various feedback transistors and a voltage divider network. The worst case program verification voltage (+6.
  • Fast On-Chip Current Measurement Circuit And Method For Use With Memory Array Circuits

    view source
  • US Patent:
    60317779, Feb 29, 2000
  • Filed:
    Jun 10, 1998
  • Appl. No.:
    9/095176
  • Inventors:
    Julia S. C. Chan - Saratoga CA
    Paul Jei-Zen Song - Sunnyvale CA
  • Assignee:
    Integrated Silicon Solution, Inc. - Santa Clara CA
    Nexflash Technologies, Inc. - Santa Clara CA
  • International Classification:
    G11C 702
  • US Classification:
    365210
  • Abstract:
    A high speed memory cell current measurement circuit uses an on-chip reference current circuit that generates a reference current Iref. The reference current circuit includes a first current source transistor. An on-chip current comparison circuit has a second current source transistor that is coupled to the first current source transistor so as to mirror the reference current Iref at a fixed current ratio WR. The current comparison circuit has a current connection path connecting the second current source transistor to a memory cell in the semiconductor memory device whose current is to be compared with Iref/WR. The memory cell is selected from the cells in a memory array using the device's on-chip address decoder circuitry. An on-chip result generation subcircuit, coupled to the current connection path between the second current source transistor and the memory cell, produces a Result signal that indicates whether current flowing through the memory cell is more or less than Iref/WR. In one mode of operation the on-chip reference current circuit is coupled to an on-chip connection pad suitable for connection to an external current source that determines the reference current.
  • Distribution Charge Pump For Nonvolatile Memory Device

    view source
  • US Patent:
    57677298, Jun 16, 1998
  • Filed:
    Oct 31, 1996
  • Appl. No.:
    8/742073
  • Inventors:
    Paul Jei-Zen Song - Sunnyvale CA
  • Assignee:
    Integrated Silicon Solution Inc. - Santa Clara CA
  • International Classification:
    H03K 1716
  • US Classification:
    327390
  • Abstract:
    A distribution charge pump is disclosed that provides a high voltage output that can be used to write or erase EEPROM cells. The charge pump is enabled by a high (VCC) input signal, which is input to a pair of always-on pass transistors. The output of one of these pass transistors turns on a third transistor whose source is tied to an internal node that is coupled to one terminal of a MOS capacitor and the gate of a fourth transistor. The other terminal of the MOS capacitor is tied to a clock signal and the source and drain of the fourth transistor are tied respectively to the charge pump output and a high voltage power supply node (VPP). The capacitor stores charge on the internal node when the clock signal goes high and discharges when the clock signal goes low. Due to this discharge, the voltage at the internal node drops, which causes the third transistor to turn on and supply charge to the internal node, preventing the complete discharge of charges stored during the positive phase of the clock cycle. Therefore, the voltage at the first node rises over subsequent clock pulses.

Lawyers & Attorneys

Paul Song Photo 5

Paul Ku Song, Irvine CA - Lawyer

view source
Address:
Ross, Dixon & Bell, LLP
5 Park Plaza Suite 1200, Irvine, CA 92614
Licenses:
California - Active 2000
Education:
Southwestern University School of Law
Degree - JD - Juris Doctor - Law
Graduated - 1999
University of California - Irvine
Degree - BA - Bachelor of Arts
Graduated - 1995
Specialties:
Business - 20%
Commercial - 20%
Copyright Application - 20%
Trademark Application - 20%
Intellectual Property - 20%
Associations:
Los Angeles County Bar Association - Member
Orange County Bar Association - Member
Paul Song Photo 6

Paul Song - Lawyer

view source
Office:
Ardent Law Group, P.C.
Specialties:
Business
Commercial
Copyright Application
Trademark Application
Intellectual Property
Copyright Application
ISLN:
915922961
Admitted:
2000
University:
University of California at Irvine, B.A., 1995
Law School:
Southwestern University School of Law, J.D., 1999

Googleplus

Paul Song Photo 7

Paul Song

Lived:
Seoul, Korea
San Jose, California
Portland, Oregon
About:
Http://www.redcubepdx.com
Bragging Rights:
Music Matters Most
Paul Song Photo 8

Paul Song

Education:
Georgia Institute of Technology - Management
Paul Song Photo 9

Paul Song

Education:
United States Military Academy - Management
Paul Song Photo 10

Paul Song

Work:
Bappul - Chef
Paul Song Photo 11

Paul Song

Education:
Emory University
Paul Song Photo 12

Paul Song

Work:
Strongworld FRP Ltd - Sales manager
Paul Song Photo 13

Paul Song

Paul Song Photo 14

Paul Song

Youtube

SILLY LOVE SONGS - Paul McCartney & Wings - 1...

Paul McCartney & Wings - Silly Love Songs - Del album de 1976; Wings a...

  • Category:
    Music
  • Uploaded:
    01 Mar, 2008
  • Duration:
    5m 58s

the Paul song.

Paul is my friend. that loves her. here yu go, paul. :D

  • Category:
    Music
  • Uploaded:
    25 Mar, 2011
  • Duration:
    2m 17s

Bullet - Paul's Song

Rare song

  • Category:
    Music
  • Uploaded:
    09 Mar, 2008
  • Duration:
    4m 5s

Paul The Octopus - song by Parry Gripp

parrygripp.com Now on iTunes! He picks a winner when he eats his dinne...

  • Category:
    Pets & Animals
  • Uploaded:
    09 Jul, 2010
  • Duration:
    1m 18s

Doctors Paul Song, Ron Paul, Sanjay Gupta on ...

  • Category:
    News & Politics
  • Uploaded:
    19 Aug, 2009
  • Duration:
    4m 4s

ULTCW: Dr. Paul Song speaks about healthcare ...

LOS ANGELES, CA: SEIU ULTCW Co-Trustee Laphonza Butler led a group of ...

  • Category:
    Nonprofits & Activism
  • Uploaded:
    14 Sep, 2009
  • Duration:
    1m 22s

Classmates

Paul Song Photo 15

Paul Song

view source
Schools:
Horace Mann Elementary School Beverly Hills CA 2002-2006
Community:
Karyn Blumenfeld, Joyce Forbes, Henry Klein, Janet Rothstein
Paul Song Photo 16

Paul Song

view source
Schools:
St. Catherine's Military School Anaheim CA 1999-2001
Community:
Gaylord Hanson, Luis Sanchez, Kerry Wood, Howard Fennel
Paul Song Photo 17

Paul Song

view source
Schools:
University Lake School Hartland WI 1978-1983
Community:
Rick Scheibe
Paul Song Photo 18

University Lake School, H...

view source
Graduates:
Paul Song (1978-1983),
Tom Bretl (1959-1963),
Mary Reiss (1986-1990),
Clark Wegner (1987-2000)
Paul Song Photo 19

University of California ...

view source
Graduates:
Paul Song (1991-1995),
Nicholas Nicholas Wu (2003-2006),
William Caraccio (1976-1981),
Stacey Murren (1983-1986)
Paul Song Photo 20

Horace Mann Elementary S...

view source
Graduates:
Joanna Rosoff (1975-1983),
Heather Hawkins (1957-1961),
Cathy Brudy (1949-1953),
Paul Song (2002-2006),
Diana Trimble (1978-1982)

Facebook

Paul Song Photo 21

Paul Song

view source
Paul Song Photo 22

Paul Song

view source
Paul Song Photo 23

Paul Song

view source
Paul Song Photo 24

Paul Song

view source
Paul Song Photo 25

Paul Song

view source
Paul Song Photo 26

Paul Song

view source
Paul Song Photo 27

Paul Song

view source
Paul Song Photo 28

Paul SSlashh Song

view source

Flickr

Plaxo

Paul Song Photo 37

PAUL INHO SONG

view source
Los Angeles, CADirector, Coins and Banknotes, Los Angeles, New Yo... Past: Principal at Paul Song Auction Consulting and Appraisals, Senior Vice President, Auctions... Happily married husband to Yvonne, father of wonder boy William
Paul Song Photo 38

Paul Song

view source
HCMC, VIetnam and Seattle, WACEO at MetVuong Past: CEO at Aris, Consultant/Client Services Manager at Oracle
Paul Song Photo 39

Paul Y. Song

view source
Santa Monica, CAAttending Physician at Valley Radiotherapy Associa...

Get Report for Paul Jungsub Song from San Diego, CA, age ~58
Control profile