Yang Lu

age ~42

from San Jose, CA

Also known as:
  • Yan G Lu
  • Lu Yang
Phone and address:
2418 Stearman Ln UNIT 8, San Jose, CA 95132

Yang Lu Phones & Addresses

  • 2418 Stearman Ln UNIT 8, San Jose, CA 95132
  • Gainesville, FL
  • 2881 Meridian Ave UNIT 258, San Jose, CA 95124

Lawyers & Attorneys

Yang Lu Photo 1

Yang Lu - Lawyer

view source
ISLN:
1001224208
Admitted:
2022

Wikipedia

Yang Luch'an

view source

Yang Lu-ch'an or Yang Luchan, simplified Chinese: ; traditional Chinese: ; pinyin: Yng Lchn; also known as Yang Fu-k'ui (simplified Chinese: ...

Name / Title
Company / Classification
Phones & Addresses
Ms. Yang Lu
Co-founder
Sunfire Enterprises, LLC - OutstandingPet
Sunfire Enterprises. LLC
Pet Training. Pet Supplies & Foods - Retail
2155 Stonington Ave., Suite 108, Hoffman Estates, IL 60169
8669338429
Yang Lu
GOLDEN DYNASTY CHINESE RESTAURANT INC
Yang Hai Lu
CHINA KING OF COLUMBUS LLC
Yang Lu
GOLDEN DYNASTY BUFFET INC
Yang Lu
ECO-GP LTD
Yang C. Lu
President, Director
Lu's Evergreen, Inc
6795 W Newberry Rd, Gainesville, FL 32605

Resumes

Yang Lu Photo 2

Yang Lu Gainesville, FL

view source
Work:
Computational & Stochastic Optimization Lab

Oct 2013 to 2000
Student Specialist
University of Florida
Gainesville, FL
Mar 2014 to Apr 2014
Web-Based Financial Credit Scoring Application
University of Florida
Gainesville, FL
Oct 2013 to Nov 2013
Spreadsheet-Based Energy Project Selection Application
University of Florida
Gainesville, FL
May 2013 to Sep 2013
Literature Review on the Several Supply Chain Models
Eaton Corporation Vehicle Group

Feb 2012 to May 2012
HR & Market Intern
Shanghai JIao Tong University

Sep 2011 to May 2012
Image-based Diagnostic Technique to Quantify the Fuel Spray
Automobile Exhibition

Sep 2010 to Dec 2011
Teaching Assistant of Mechanical Lab I & II
Education:
University of Florida
Gainesville, FL
Aug 2012 to May 2014
M.S in Industrial and System Engineering
Shanghai Jiao Tong University
Sep 2008 to Jul 2012
B.S in Mechanical Engineering
Skills:
Visual Studio, C++, Cplex, MySQL, ASP.net, VB.net, Matlab, MS Office, Html5, LabVIEW
Yang Lu Photo 3

Yang Lu Rockville, MD

view source
Work:
AMD Co., Ltd

Oct 2008 to Feb 2009
Internship
Shanghai High Definition Digital Technology Industrial Corporation

Aug 2008 to Sep 2008
Internship
Education:
University of Florida
Gainesville, FL
Jan 2010 to Jan 2011
Master of Science in Computer Engineering
East China University of Science & Technology
Sep 2006 to Jun 2009
Bachelor of Science in Information Engineering
Skills:
Linux, Unix. C/C++, Java, Python, PHP, Javascript, HTML, MySQL, Matlab, Ansoft
Yang Lu Photo 4

Yang Lu

view source

Medicine Doctors

Yang Lu Photo 5

Yang Sieng Lu

view source
Specialties:
Internal Medicine
Hematology
Education:
Case Western Reserve University(1969)

Us Patents

  • Methods And Apparatus For Ldmos Transistors

    view source
  • US Patent:
    7868378, Jan 11, 2011
  • Filed:
    Jul 17, 2006
  • Appl. No.:
    11/488378
  • Inventors:
    Marco A. Zuniga - Fremont CA, US
    Budong You - Fremont CA, US
    Yang Lu - Fremont CA, US
  • Assignee:
    Volterra Semiconductor Corporation - Fremont CA
  • International Classification:
    H01L 29/66
    H01L 21/02
    H01L 21/84
    H01L 21/8238
  • US Classification:
    257328, 257492, 257493, 257339, 257557, 257611, 257E29187, 257E29261, 257E21373, 257E21452, 438163, 438204, 438236, 438327, 438335
  • Abstract:
    An LDMOS transistor includes a gate including a conductive material over an insulator material, a source including a first impurity region and a second impurity region, a third impurity region, and a drain including a fourth impurity region and a fifth impurity region. The first impurity region is of a first type, and the second impurity region is of an opposite second type. The third impurity region extends from the source region under the gate and is of the first type. The fourth impurity region is of the second type, the fifth impurity region is of the second type, and the fourth impurity region impinges the third impurity region.
  • Methods And Apparatus For Ldmos Transistors

    view source
  • US Patent:
    8431450, Apr 30, 2013
  • Filed:
    Jan 10, 2011
  • Appl. No.:
    12/987905
  • Inventors:
    Marco A. Zuniga - Fremont CA, US
    Budong You - Fremont CA, US
    Yang Lu - Fremont CA, US
  • Assignee:
    Volterra Semiconductor Corporation - Fremont CA
  • International Classification:
    H01L 29/66
    H01L 21/02
    H01L 21/84
    H01L 21/8238
  • US Classification:
    438163, 257328, 257333, 257493, 257557, 257611, 257E29187, 257E29261, 257E21373, 257E21452, 438204, 438236, 438316, 438325, 438327, 438335
  • Abstract:
    An LDMOS transistor includes a gate including a conductive material over an insulator material, a source including a first impurity region and a second impurity region, a third impurity region, and a drain including a fourth impurity region and a fifth impurity region. The first impurity region is of a first type, and the second impurity region is of an opposite second type. The third impurity region extends from the source region under the gate and is of the first type. The fourth impurity region is of the second type, the fifth impurity region is of the second type, and the fourth impurity region impinges the third impurity region.
  • Vertical Gate Ldmos Device

    view source
  • US Patent:
    8647950, Feb 11, 2014
  • Filed:
    Aug 10, 2012
  • Appl. No.:
    13/572428
  • Inventors:
    Marco A. Zuniga - Palo Alto CA, US
    Yang Lu - Fremont CA, US
    Badredin Fatemizadeh - Sunnyvale CA, US
    Jayasimha Prasad - San Jose CA, US
    Amit Paul - Sunnyvale CA, US
    Jun Ruan - Santa Clara CA, US
  • Assignee:
    Volterra Semiconductor Corporation - Fremont CA
  • International Classification:
    H01L 21/336
  • US Classification:
    438270, 438286, 438589, 257E21621
  • Abstract:
    A method of fabricating a vertical gate region in LDMOS transistor includes depositing a first masking layer on an n-well region implanted on a substrate, patterning the first masking layer to define an area, depositing a second masking layer over the area, etching through the second masking layer in a first portion of the area to expose the n-well region, and etching the exposed n-well region to form a first trench. The first trench, extending from a surface of the n-well region to a first depth, is filled with an oxide. The second masking layer is etched through in a second portion of the area to expose the n-well region. A second trench is formed in the n-well, the second trench extending from the surface to a second depth, less than the first depth. An asymmetric vertical gate is formed by filling the second trench with a conductive material.
  • Programmable Priority For Concurrent Multi-Threaded Processors

    view source
  • US Patent:
    20070094664, Apr 26, 2007
  • Filed:
    Oct 21, 2005
  • Appl. No.:
    11/256631
  • Inventors:
    Kimming So - Palo Alto CA, US
    Baobinh Truong - San Jose CA, US
    Yang Lu - Palo Alto CA, US
    Hon-Chong Ho - Fremont CA, US
    Li-Hung Chang - Santa Clara CA, US
    Chia-Cheng Choung - Fremont CA, US
    Jason Leonard - San Jose CA, US
  • International Classification:
    G06F 9/46
  • US Classification:
    718103000
  • Abstract:
    A first thread processor of a multi-thread processor system is operable to execute a first process, and a second thread processor of the multi-thread processor system is operable to execute a second process. A control register is operable to store priority information that is individually associated with at least one of the first thread processor and the second thread processor. The priority information identifies a prioritization of the first thread processor and/or a restriction on the second thread processor in a use of a shared hardware resource during execution of at least one of the first process and the second process.
  • Power Transistor With Protected Channel

    view source
  • US Patent:
    20090224333, Sep 10, 2009
  • Filed:
    Jan 14, 2009
  • Appl. No.:
    12/353866
  • Inventors:
    Yang Lu - Fremont CA, US
    Budong You - Fremont CA, US
    Marco A. Zuniga - Palo Alto CA, US
    Hamza Yilmaz - Saratoga CA, US
  • International Classification:
    H01L 27/105
    H01L 21/265
    H01L 29/78
  • US Classification:
    257392, 438514, 257E29255, 257E27081, 257E21334, 257368
  • Abstract:
    A transistor includes a substrate, a well formed in the substrate, a drain including a first impurity region implanted in the well, a source including a second impurity region implanted in the well and spaced apart from the first impurity region, a channel for current flow from the drain to the source, and a gate to control a depletion region between the source and the drain The channel has an intrinsic breakdown voltage, and the well, drain and source are configured to provide an extrinsic breakdown voltage lower than the intrinsic breakdown voltage and such that breakdown occurs in a breakdown region in the well located outside the channel and adjacent the drain or the source.
  • Vertical Gate Ldmos Device

    view source
  • US Patent:
    20130105887, May 2, 2013
  • Filed:
    Aug 10, 2012
  • Appl. No.:
    13/572015
  • Inventors:
    Marco A. Zuniga - Palo Alto CA, US
    Yang Lu - Fremont CA, US
    Badredin Fatemizadeh - Sunnyvale CA, US
    Jayasimha Prasad - San Jose CA, US
    Amit Paul - Sunnyvale CA, US
    Jun Ruan - Santa Clara CA, US
  • Assignee:
    Volterra Semiconductor Corporation - Fremont CA
  • International Classification:
    H01L 29/78
    H01L 29/66
  • US Classification:
    257330, 438270
  • Abstract:
    Described here are transistors and fabrication methods thereof. In one implementation, a transistor includes an n-well region implanted into a surface of a substrate, and a trench in the n-well region. The trench extends from the surface to a first depth. The trench includes a gate of conductive material in the trench, and dielectric material filling a volume of the trench not filled by the conductive material. The transistor also includes a p-type material in a first region extending from a second depth to a third depth, the second depth and the third depth being greater than the first depth. The transistor further includes a source region and a drain region.
  • Transistor With Buried P+ And Source Contact

    view source
  • US Patent:
    20130105888, May 2, 2013
  • Filed:
    Aug 10, 2012
  • Appl. No.:
    13/572110
  • Inventors:
    Marco A. Zuniga - Palo Alto CA, US
    Yang Lu - Fremont CA, US
    Badredin Fatemizadeh - Sunnyvale CA, US
    Jayasimha Prasad - San Jose CA, US
    Amit Paul - Sunnyvale CA, US
    Jun Ruan - Santa Clara CA, US
  • Assignee:
    Volterra Semiconductor Corporation - Fremont CA
  • International Classification:
    H01L 29/78
  • US Classification:
    257330, 257335
  • Abstract:
    The present application features a transistor that includes an n-well region implanted into a surface of a substrate, a gate region, and a source region, and a drain region. The source region is on a first side of the gate region and includes a p-body region in the n-well region. An n+ region and a p+ region are implanted in the p-body region such that the p+ region is below the n+ region. The drain region is on a second side of the gate region and includes an n+ region.
  • Vertical Gate Ldmos Device

    view source
  • US Patent:
    20130109143, May 2, 2013
  • Filed:
    Aug 10, 2012
  • Appl. No.:
    13/572281
  • Inventors:
    Marco A. Zuniga - Palo Alto CA, US
    Yang Lu - Fremont CA, US
    Badredin Fatemizadeh - Sunnyvale CA, US
    Jayasimha Prasad - San Jose CA, US
    Amit Paul - Sunnyvale CA, US
    Jun Ruan - Santa Clara CA, US
    John Xia - Fremont CA, US
  • Assignee:
    Volterra Semiconductor Corporation - Fremont CA
  • International Classification:
    H01L 29/78
  • US Classification:
    438270
  • Abstract:
    The present application features methods of fabricating a gate region in a vertical laterally diffused metal oxide semiconductor (LDMOS) transistor. In one aspect, a method includes depositing a masking layer on an n-well region implanted on a substrate, patterning the masking layer to define an area, and forming a first trench in the area such that a length of the first trench extends from a surface of the n-well region to a first depth in the n-well region. The method also includes filling the first trench by a conductive material and depositing a layer of oxide over the area. The method further includes etching out at least a portion of the oxide layer to expose a portion of the conductive material, removing the conductive material from the exposed portion to form a second trench, and filling the second trench with an oxide to form an asymmetric gate of the transistor.

Facebook

Yang Lu Photo 6

Wei Yang Lu

view source
Yang Lu Photo 7

Xang Yang Lu

view source
Yang Lu Photo 8

Jia Yang Lu

view source
Yang Lu Photo 9

Yang Lu

view source
Yang Lu Photo 10

Yang Lu

view source
Yang Lu Photo 11

Yang Lu

view source
Yang Lu Photo 12

Yang Lu Chan

view source
Yang Lu Photo 13

Yang Lu

view source

Youtube

Yang Lu-ch'an's Root Methods Volume 3

Yang Lu-ch'an invented a brief fighting solo form for each of the main...

  • Category:
    Sports
  • Uploaded:
    31 Jan, 2010
  • Duration:
    9m 33s

JERRY SHAW 1st 3rd Yang-Lu-Ch'an Taiji (small...

Jerry Shaw 1st 3rd Yang Lu Ch'an Taiji (small frame) workshop Amsterda...

  • Category:
    Sports
  • Uploaded:
    02 Jan, 2009
  • Duration:
    4m 43s

Tai Chi: Waving Advanced Form Yang Lu-ch'an F...

MTG244 Taijiquan's 'Waving Form'. This is the form that is said to be ...

  • Category:
    Sports
  • Uploaded:
    15 Jan, 2008
  • Duration:
    9m 57s

Tai Chi: Yang Lu-Ch'an Form 10000 Fighting Ap...

MTG294 The 10000 Fighting Techniques of the Old Yang Style: Volume Thr...

  • Category:
    Sports
  • Uploaded:
    04 May, 2008
  • Duration:
    9m 57s

Tai Chi: Yang Lu-ch'an Form Corrections V. 2 ...

MTG208 Yang Lu-ch'an (Old Yang Style) Corrections. Basic Form: Volume ...

  • Category:
    Sports
  • Uploaded:
    02 Oct, 2007
  • Duration:
    6m 5s

Yang Lu-ch'an Form Secrets: Scapular: Montaigue

MTG198: Secrets of Yang Lu-ch'an Form (Volume One) Advanced Old Yang S...

  • Category:
    Sports
  • Uploaded:
    16 Jul, 2007
  • Duration:
    6m 26s

Plaxo

Yang Lu Photo 14

Yang Lu

view source
Beijing

Classmates

Yang Lu Photo 15

Yang Lu

view source
Schools:
Webb School Knoxville TN 1995-1999
Community:
Maria Choukroun
Yang Lu Photo 16

Yang Lu (Highshcool)

view source
Schools:
North China American High School Tung Chow China 1986-1990
Community:
King Xing, Shu Jin, Min Zhao
Yang Lu Photo 17

Midvalley Elementary Scho...

view source
Graduates:
Yang Lu (1997-2001),
Corinne Romero Romero (1979-1983),
Christie Watt (1994-1998),
Richard Bramble (1976-1977)
Yang Lu Photo 18

Gunn High School, Palo al...

view source
Graduates:
Mann Lu Yang (1976-1980),
Camille Pierce (1974-1978),
Mark Moulton (1963-1967),
Kimmy Kennedy (1965-1969)
Yang Lu Photo 19

University of California ...

view source
Graduates:
Hsi Lu Yang (1980-1984),
Michael Oden (1983-1987),
Mirna Aceituno (1990-1994),
Albert Mendez Mendez (1984-1988)

Myspace

Yang Lu Photo 20

Yang Lu

view source
Locality:
Bradenton, Florida
Gender:
Male
Birthday:
1949
Yang Lu Photo 21

Yang Lu

view source
Locality:
Tianjin, China
Gender:
Female
Birthday:
1944

Flickr

Googleplus

Yang Lu Photo 30

Yang Lu

Lived:
Shanghai, China
Gainesville, FL
St Petersburg, FL
Education:
University of Florida - Computer Engineering, East China University of Science and Technology - Control Engineering, East China University of Science and Technology - Information Engineering, Donghua University - Information Engineering
Yang Lu Photo 31

Yang Lu

Yang Lu Photo 32

Yang Lu

Education:
Columbia University - Operations Research, Shanghai Jiao Tong University - Applied Mathematics
Tagline:
SJTUer, Columbian
Yang Lu Photo 33

Yang Lu

Education:
University of Houston - Network
Yang Lu Photo 34

Yang Lu

Education:
Rouen Business School - Msc Global Management, Shanghai Teachers University - Economics
Yang Lu Photo 35

Yang Lu

Education:
University of New South Wales - Advanced Science, Jilin University
Yang Lu Photo 36

Yang Lu

Education:
The University of Texas at Dallas, Tsinghua University
Yang Lu Photo 37

Yang Lu

Education:
University of Texas at Austin - Business Economics

Get Report for Yang Lu from San Jose, CA, age ~42
Control profile